blob: ec0572ca01804c81a040b5099a1ae47da3226908 [file] [log] [blame]
Martin Roth1a3de8e2022-10-06 15:57:21 -06001# SPDX-License-Identifier: GPL-2.0-only
2
3# TODO: Evaluate what can be moved to a common directory
4# TODO: Update for Morgana
5
6config SOC_AMD_MORGANA
7 bool
8 help
9 AMD Morgana support
10
11if SOC_AMD_MORGANA
12
13config SOC_SPECIFIC_OPTIONS
14 def_bool y
15 select ACPI_SOC_NVS
Martin Roth1a3de8e2022-10-06 15:57:21 -060016 select ARCH_X86
17 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
18 select DRIVERS_USB_ACPI
19 select DRIVERS_USB_PCI_XHCI
20 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
21 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
22 select FSP_COMPRESS_FSP_S_LZ4
23 select GENERIC_GPIO_LIB
24 select HAVE_ACPI_TABLES
25 select HAVE_CF9_RESET
26 select HAVE_EM100_SUPPORT
27 select HAVE_FSP_GOP
28 select HAVE_SMI_HANDLER
29 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060030 select NO_DDR4
31 select NO_DDR3
32 select NO_DDR2
33 select NO_LPDDR4
Martin Roth1a3de8e2022-10-06 15:57:21 -060034 select PARALLEL_MP_AP_WORK
35 select PLATFORM_USES_FSP2_0
36 select PROVIDES_ROM_SHARING
37 select PSP_SUPPORTS_EFS2_RELATIVE_ADDR if VBOOT_STARTS_BEFORE_BOOTBLOCK
38 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
39 select RESET_VECTOR_IN_RAM
40 select RTC
41 select SOC_AMD_COMMON
Fred Reitberger2dceb122022-11-04 14:37:34 -040042 select SOC_AMD_COMMON_BLOCK_ACP_GEN2
Martin Roth9c64c082022-10-18 17:54:52 -060043 select SOC_AMD_COMMON_BLOCK_ACPI # TODO: Check if this is still correct
44 select SOC_AMD_COMMON_BLOCK_ACPIMMIO # TODO: Check if this is still correct
45 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB # TODO: Check if this is still correct
46 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC # TODO: Check if this is still correct
47 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO # TODO: Check if this is still correct
48 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040049 select SOC_AMD_COMMON_BLOCK_AOAC
Martin Roth9c64c082022-10-18 17:54:52 -060050 select SOC_AMD_COMMON_BLOCK_APOB # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040051 select SOC_AMD_COMMON_BLOCK_APOB_HASH
52 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Fred Reitberger28908412022-11-01 10:49:16 -040053 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Martin Roth9c64c082022-10-18 17:54:52 -060054 select SOC_AMD_COMMON_BLOCK_ESPI_EXTENDED_DECODE_RANGES # TODO: Check if this is still correct
55 select SOC_AMD_COMMON_BLOCK_GRAPHICS # TODO: Check if this is still correct
56 select SOC_AMD_COMMON_BLOCK_HAS_ESPI # TODO: Check if this is still correct
57 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_ALERT_ENABLE # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040058 select SOC_AMD_COMMON_BLOCK_I2C
59 select SOC_AMD_COMMON_BLOCK_I23C_PAD_CTRL
60 select SOC_AMD_COMMON_BLOCK_IOMMU
Martin Roth9c64c082022-10-18 17:54:52 -060061 select SOC_AMD_COMMON_BLOCK_LPC # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040062 select SOC_AMD_COMMON_BLOCK_MCAX
63 select SOC_AMD_COMMON_BLOCK_NONCAR
Fred Reitbergera6514e22022-12-07 08:39:55 -050064 select SOC_AMD_COMMON_BLOCK_PCI
65 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
66 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
67 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Fred Reitberger2dceb122022-11-04 14:37:34 -040068 select SOC_AMD_COMMON_BLOCK_PM
69 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Martin Roth9c64c082022-10-18 17:54:52 -060070 select SOC_AMD_COMMON_BLOCK_PSP_GEN2 # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040071 select SOC_AMD_COMMON_BLOCK_SMBUS
72 select SOC_AMD_COMMON_BLOCK_SMI
Martin Roth9c64c082022-10-18 17:54:52 -060073 select SOC_AMD_COMMON_BLOCK_SMM # TODO: Check if this is still correct
74 select SOC_AMD_COMMON_BLOCK_SMU # TODO: Check if this is still correct
Fred Reitberger2dceb122022-11-04 14:37:34 -040075 select SOC_AMD_COMMON_BLOCK_SPI
76 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
77 select SOC_AMD_COMMON_BLOCK_UART
78 select SOC_AMD_COMMON_BLOCK_UCODE
Martin Roth9c64c082022-10-18 17:54:52 -060079 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB # TODO: Check if this is still correct
80 select SOC_AMD_COMMON_FSP_DMI_TABLES # TODO: Check if this is still correct
81 select SOC_AMD_COMMON_FSP_PCI # TODO: Check if this is still correct
Martin Roth1a3de8e2022-10-06 15:57:21 -060082 select SSE2
83 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060084 select USE_DDR5
Martin Roth1a3de8e2022-10-06 15:57:21 -060085 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
86 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
87 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
88 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
89 select X86_AMD_FIXED_MTRRS
90 select X86_INIT_NEED_1_SIPI
91
Martin Roth1a3de8e2022-10-06 15:57:21 -060092config CHIPSET_DEVICETREE
93 string
94 default "soc/amd/morgana/chipset.cb"
95
96config EARLY_RESERVED_DRAM_BASE
97 hex
98 default 0x2000000
99 help
100 This variable defines the base address of the DRAM which is reserved
101 for usage by coreboot in early stages (i.e. before ramstage is up).
102 This memory gets reserved in BIOS tables to ensure that the OS does
103 not use it, thus preventing corruption of OS memory in case of S3
104 resume.
105
106config EARLYRAM_BSP_STACK_SIZE
107 hex
108 default 0x1000
109
110config PSP_APOB_DRAM_ADDRESS
111 hex
112 default 0x2001000
113 help
114 Location in DRAM where the PSP will copy the AGESA PSP Output
115 Block.
116
117config PSP_APOB_DRAM_SIZE
118 hex
119 default 0x1E000
120
121config PSP_SHAREDMEM_BASE
122 hex
123 default 0x201F000 if VBOOT
124 default 0x0
125 help
126 This variable defines the base address in DRAM memory where PSP copies
127 the vboot workbuf. This is used in the linker script to have a static
128 allocation for the buffer as well as for adding relevant entries in
129 the BIOS directory table for the PSP.
130
131config PSP_SHAREDMEM_SIZE
132 hex
133 default 0x8000 if VBOOT
134 default 0x0
135 help
136 Sets the maximum size for the PSP to pass the vboot workbuf and
137 any logs or timestamps back to coreboot. This will be copied
138 into main memory by the PSP and will be available when the x86 is
139 started. The workbuf's base depends on the address of the reset
140 vector.
141
142config PRE_X86_CBMEM_CONSOLE_SIZE
143 hex
144 default 0x1600
145 help
146 Size of the CBMEM console used in PSP verstage.
147
148config PRERAM_CBMEM_CONSOLE_SIZE
149 hex
150 default 0x1600
151 help
152 Increase this value if preram cbmem console is getting truncated
153
154config CBFS_MCACHE_SIZE
155 hex
156 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
157
158config C_ENV_BOOTBLOCK_SIZE
159 hex
160 default 0x10000
161 help
162 Sets the size of the bootblock stage that should be loaded in DRAM.
163 This variable controls the DRAM allocation size in linker script
164 for bootblock stage.
165
166config ROMSTAGE_ADDR
167 hex
168 default 0x2040000
169 help
170 Sets the address in DRAM where romstage should be loaded.
171
172config ROMSTAGE_SIZE
173 hex
174 default 0x80000
175 help
176 Sets the size of DRAM allocation for romstage in linker script.
177
178config FSP_M_ADDR
179 hex
180 default 0x20C0000
181 help
182 Sets the address in DRAM where FSP-M should be loaded. cbfstool
183 performs relocation of FSP-M to this address.
184
185config FSP_M_SIZE
186 hex
187 default 0xC0000
188 help
189 Sets the size of DRAM allocation for FSP-M in linker script.
190
191config FSP_TEMP_RAM_SIZE
192 hex
193 default 0x40000
194 help
195 The amount of coreboot-allocated heap and stack usage by the FSP.
196
197config VERSTAGE_ADDR
198 hex
199 depends on VBOOT_SEPARATE_VERSTAGE
200 default 0x2180000
201 help
202 Sets the address in DRAM where verstage should be loaded if running
203 as a separate stage on x86.
204
205config VERSTAGE_SIZE
206 hex
207 depends on VBOOT_SEPARATE_VERSTAGE
208 default 0x80000
209 help
210 Sets the size of DRAM allocation for verstage in linker script if
211 running as a separate stage on x86.
212
213config ASYNC_FILE_LOADING
214 bool "Loads files from SPI asynchronously"
215 select COOP_MULTITASKING
216 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
217 select CBFS_PRELOAD
218 help
219 When enabled, the platform will use the LPC SPI DMA controller to
220 asynchronously load contents from the SPI ROM. This will improve
221 boot time because the CPUs can be performing useful work while the
222 SPI contents are being preloaded.
223
224config CBFS_CACHE_SIZE
225 hex
226 default 0x40000 if CBFS_PRELOAD
227
228config RO_REGION_ONLY
229 string
230 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
231 default "apu/amdfw"
232
233config ECAM_MMCONF_BASE_ADDRESS
234 default 0xF8000000
235
236config ECAM_MMCONF_BUS_NUMBER
237 default 64
238
239config MAX_CPUS
240 int
241 default 8 if SOC_AMD_MORGANA
242 default 16
243 help
244 Maximum number of threads the platform can have.
245
246config CONSOLE_UART_BASE_ADDRESS
247 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
248 hex
249 default 0xfedc9000 if UART_FOR_CONSOLE = 0
250 default 0xfedca000 if UART_FOR_CONSOLE = 1
251 default 0xfedce000 if UART_FOR_CONSOLE = 2
252 default 0xfedcf000 if UART_FOR_CONSOLE = 3
253 default 0xfedd1000 if UART_FOR_CONSOLE = 4
254
255config SMM_TSEG_SIZE
256 hex
257 default 0x800000 if HAVE_SMI_HANDLER
258 default 0x0
259
260config SMM_RESERVED_SIZE
261 hex
262 default 0x180000
263
264config SMM_MODULE_STACK_SIZE
265 hex
266 default 0x800
267
268config ACPI_BERT
269 bool "Build ACPI BERT Table"
270 default y
271 depends on HAVE_ACPI_TABLES
272 help
273 Report Machine Check errors identified in POST to the OS in an
274 ACPI Boot Error Record Table.
275
276config ACPI_BERT_SIZE
277 hex
278 default 0x4000 if ACPI_BERT
279 default 0x0
280 help
281 Specify the amount of DRAM reserved for gathering the data used to
282 generate the ACPI table.
283
284config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
285 int
286 default 150
287
288config DISABLE_SPI_FLASH_ROM_SHARING
289 def_bool n
290 help
291 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
292 which indicates a board level ROM transaction request. This
293 removes arbitration with board and assumes the chipset controls
294 the SPI flash bus entirely.
295
296config DISABLE_KEYBOARD_RESET_PIN
297 bool
298 help
299 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
300 signal. When this pin is used as GPIO and the keyboard reset
301 functionality isn't disabled, configuring it as an output and driving
302 it as 0 will cause a reset.
303
304config ACPI_SSDT_PSD_INDEPENDENT
305 bool "Allow core p-state independent transitions"
306 default y
307 help
308 AMD recommends the ACPI _PSD object to be configured to cause
309 cores to transition between p-states independently. A vendor may
310 choose to generate _PSD object to allow cores to transition together.
311
312menu "PSP Configuration Options"
313
314config AMD_FWM_POSITION_INDEX
315 int "Firmware Directory Table location (0 to 5)"
316 range 0 5
317 default 0 if BOARD_ROMSIZE_KB_512
318 default 1 if BOARD_ROMSIZE_KB_1024
319 default 2 if BOARD_ROMSIZE_KB_2048
320 default 3 if BOARD_ROMSIZE_KB_4096
321 default 4 if BOARD_ROMSIZE_KB_8192
322 default 5 if BOARD_ROMSIZE_KB_16384
323 help
324 Typically this is calculated by the ROM size, but there may
325 be situations where you want to put the firmware directory
326 table in a different location.
327 0: 512 KB - 0xFFFA0000
328 1: 1 MB - 0xFFF20000
329 2: 2 MB - 0xFFE20000
330 3: 4 MB - 0xFFC20000
331 4: 8 MB - 0xFF820000
332 5: 16 MB - 0xFF020000
333
334comment "AMD Firmware Directory Table set to location for 512KB ROM"
335 depends on AMD_FWM_POSITION_INDEX = 0
336comment "AMD Firmware Directory Table set to location for 1MB ROM"
337 depends on AMD_FWM_POSITION_INDEX = 1
338comment "AMD Firmware Directory Table set to location for 2MB ROM"
339 depends on AMD_FWM_POSITION_INDEX = 2
340comment "AMD Firmware Directory Table set to location for 4MB ROM"
341 depends on AMD_FWM_POSITION_INDEX = 3
342comment "AMD Firmware Directory Table set to location for 8MB ROM"
343 depends on AMD_FWM_POSITION_INDEX = 4
344comment "AMD Firmware Directory Table set to location for 16MB ROM"
345 depends on AMD_FWM_POSITION_INDEX = 5
346
347config AMDFW_CONFIG_FILE
348 string "AMD PSP Firmware config file"
349 default "src/soc/amd/morgana/fw.cfg"
350 help
351 Specify the path/location of AMD PSP Firmware config file.
352
353config PSP_DISABLE_POSTCODES
354 bool "Disable PSP post codes"
355 help
356 Disables the output of port80 post codes from PSP.
357
358config PSP_POSTCODES_ON_ESPI
359 bool "Use eSPI bus for PSP post codes"
360 default y
361 depends on !PSP_DISABLE_POSTCODES
362 help
363 Select to send PSP port80 post codes on eSPI bus.
364 If not selected, PSP port80 codes will be sent on LPC bus.
365
366config PSP_LOAD_MP2_FW
367 bool
368 default n
369 help
370 Include the MP2 firmwares and configuration into the PSP build.
371
372 If unsure, answer 'n'
373
374config PSP_UNLOCK_SECURE_DEBUG
375 bool "Unlock secure debug"
376 default y
377 help
378 Select this item to enable secure debug options in PSP.
379
380config HAVE_PSP_WHITELIST_FILE
381 bool "Include a debug whitelist file in PSP build"
382 default n
383 help
384 Support secured unlock prior to reset using a whitelisted
385 serial number. This feature requires a signed whitelist image
386 and bootloader from AMD.
387
388 If unsure, answer 'n'
389
390config PSP_WHITELIST_FILE
391 string "Debug whitelist file path"
392 depends on HAVE_PSP_WHITELIST_FILE
393 default "site-local/3rdparty/amd_blobs/morgana/PSP/wtl-mrg.sbin"
394
395config HAVE_SPL_FILE
396 bool "Have a mainboard specific SPL table file"
397 default n
398 help
399 Have a mainboard specific Security Patch Level (SPL) table file. SPL file
400 is required to support PSP FW anti-rollback and needs to be created by AMD.
401 The default SPL file applies to all boards that use the concerned SoC and
402 is dropped under 3rdparty/blobs. The mainboard specific SPL file override
403 can be applied through SPL_TABLE_FILE config.
404
405 If unsure, answer 'n'
406
407config SPL_TABLE_FILE
408 string "SPL table file"
409 depends on HAVE_SPL_FILE
410 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MRG.sbin"
411
412config HAVE_SPL_RW_AB_FILE
413 bool "Have a separate mainboard-specific SPL file in RW A/B partitions"
414 default n
415 depends on HAVE_SPL_FILE
416 depends on VBOOT_SLOTS_RW_AB
417 help
418 Have separate mainboard-specific Security Patch Level (SPL) table
419 file for the RW A/B FMAP partitions. See the help text of
420 HAVE_SPL_FILE for a more detailed description.
421
422config SPL_RW_AB_TABLE_FILE
423 string "Separate SPL table file for RW A/B partitions"
424 depends on HAVE_SPL_RW_AB_FILE
425 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MRG.sbin"
426
427config PSP_SOFTFUSE_BITS
428 string "PSP Soft Fuse bits to enable"
429 default "34 28 6"
430 help
431 Space separated list of Soft Fuse bits to enable.
432 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
433 Bit 7: Disable PSP postcodes on Renoir and newer chips only
434 (Set by PSP_DISABLE_PORT80)
435 Bit 15: PSP debug output destination:
436 0=SoC MMIO UART, 1=IO port 0x3F8
437 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
438
439 See #55758 (NDA) for additional bit definitions.
440
441config PSP_VERSTAGE_FILE
442 string "Specify the PSP_verstage file path"
443 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
444 default "\$(obj)/psp_verstage.bin"
445 help
446 Add psp_verstage file to the build & PSP Directory Table
447
448config PSP_VERSTAGE_SIGNING_TOKEN
449 string "Specify the PSP_verstage Signature Token file path"
450 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
451 default ""
452 help
453 Add psp_verstage signature token to the build & PSP Directory Table
454
455endmenu
456
457config VBOOT
458 select VBOOT_VBNV_CMOS
459 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
460
461config VBOOT_STARTS_BEFORE_BOOTBLOCK
462 def_bool n
463 depends on VBOOT
464 select ARCH_VERSTAGE_ARMV7
465 help
466 Runs verstage on the PSP. Only available on
467 certain ChromeOS branded parts from AMD.
468
469config VBOOT_HASH_BLOCK_SIZE
470 hex
471 default 0x9000
472 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
473 help
474 Because the bulk of the time in psp_verstage to hash the RO cbfs is
475 spent in the overhead of doing svc calls, increasing the hash block
476 size significantly cuts the verstage hashing time as seen below.
477
478 4k takes 180ms
479 16k takes 44ms
480 32k takes 33.7ms
481 36k takes 32.5ms
482 There's actually still room for an even bigger stack, but we've
483 reached a point of diminishing returns.
484
485config CMOS_RECOVERY_BYTE
486 hex
487 default 0x51
488 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
489 help
490 If the workbuf is not passed from the PSP to coreboot, set the
491 recovery flag and reboot. The PSP will read this byte, mark the
492 recovery request in VBNV, and reset the system into recovery mode.
493
494 This is the byte before the default first byte used by VBNV
495 (0x26 + 0x0E - 1)
496
497if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
498
499config RWA_REGION_ONLY
500 string
501 default "apu/amdfw_a"
502 help
503 Add a space-delimited list of filenames that should only be in the
504 RW-A section.
505
506config RWB_REGION_ONLY
507 string
508 default "apu/amdfw_b"
509 help
510 Add a space-delimited list of filenames that should only be in the
511 RW-B section.
512
513endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
514
515endif # SOC_AMD_REMBRANDT_BASE