blob: 25d88966de1f0c895c823d44c19e92dea0455643 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2008 coresystems GmbH
5 * Copyright (C) 2011 Google Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Aaron Durbin76c37002012-10-30 09:03:43 -050015 */
16
17#ifndef __NORTHBRIDGE_INTEL_HASWELL_HASWELL_H__
Edward O'Callaghan089a5102015-01-06 02:48:57 +110018#define __NORTHBRIDGE_INTEL_HASWELL_HASWELL_H__
Aaron Durbin76c37002012-10-30 09:03:43 -050019
20/* Chipset types */
21#define HASWELL_MOBILE 0
22#define HASWELL_DESKTOP 1
23#define HASWELL_SERVER 2
24
Aaron Durbin8ce667e2013-02-15 21:45:06 -060025/* Intel Enhanced Debug region */
26#define IED_SIZE CONFIG_IED_REGION_SIZE
Aaron Durbin76c37002012-10-30 09:03:43 -050027
28/* Northbridge BARs */
29#define DEFAULT_PCIEXBAR CONFIG_MMCONF_BASE_ADDRESS /* 4 KB per PCIe device */
30#define DEFAULT_MCHBAR 0xfed10000 /* 16 KB */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080031#ifndef __ACPI__
32#define DEFAULT_DMIBAR ((u8 *)0xfed18000) /* 4 KB */
33#else
Aaron Durbin76c37002012-10-30 09:03:43 -050034#define DEFAULT_DMIBAR 0xfed18000 /* 4 KB */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080035#endif
Aaron Durbin76c37002012-10-30 09:03:43 -050036#define DEFAULT_EPBAR 0xfed19000 /* 4 KB */
37
38#include <southbridge/intel/lynxpoint/pch.h>
39
40/* Everything below this line is ignored in the DSDT */
41#ifndef __ACPI__
42
43/* Device 0:0.0 PCI configuration space (Host Bridge) */
44
45#define EPBAR 0x40
46#define MCHBAR 0x48
47#define PCIEXBAR 0x60
48#define DMIBAR 0x68
Aaron Durbin76c37002012-10-30 09:03:43 -050049
50#define GGC 0x50 /* GMCH Graphics Control */
51
52#define DEVEN 0x54 /* Device Enable */
Duncan Laurie0a7c49e2013-06-20 12:40:55 -070053#define DEVEN_D7EN (1 << 14)
54#define DEVEN_D4EN (1 << 7)
55#define DEVEN_D3EN (1 << 5)
56#define DEVEN_D2EN (1 << 4)
57#define DEVEN_D1F0EN (1 << 3)
58#define DEVEN_D1F1EN (1 << 2)
59#define DEVEN_D1F2EN (1 << 1)
60#define DEVEN_D0EN (1 << 0)
Aaron Durbin76c37002012-10-30 09:03:43 -050061
62#define PAM0 0x80
63#define PAM1 0x81
64#define PAM2 0x82
65#define PAM3 0x83
66#define PAM4 0x84
67#define PAM5 0x85
68#define PAM6 0x86
69
70#define LAC 0x87 /* Legacy Access Control */
71#define SMRAM 0x88 /* System Management RAM Control */
72#define D_OPEN (1 << 6)
73#define D_CLS (1 << 5)
74#define D_LCK (1 << 4)
75#define G_SMRAME (1 << 3)
76#define C_BASE_SEG ((0 << 2) | (1 << 1) | (0 << 0))
77
Aaron Durbinc12ef972012-12-18 14:22:49 -060078#define MESEG_BASE 0x70 /* Management Engine Base. */
79#define MESEG_LIMIT 0x78 /* Management Engine Limit. */
80#define REMAPBASE 0x90 /* Remap base. */
81#define REMAPLIMIT 0x98 /* Remap limit. */
82#define TOM 0xa0 /* Top of DRAM in memory controller space. */
Aaron Durbin76c37002012-10-30 09:03:43 -050083#define TOUUD 0xa8 /* Top of Upper Usable DRAM */
Aaron Durbinc12ef972012-12-18 14:22:49 -060084#define BDSM 0xb0 /* Base Data Stolen Memory */
85#define BGSM 0xb4 /* Base GTT Stolen Memory */
Aaron Durbin76c37002012-10-30 09:03:43 -050086#define TSEG 0xb8 /* TSEG base */
87#define TOLUD 0xbc /* Top of Low Used Memory */
88
89#define SKPAD 0xdc /* Scratchpad Data */
90
91/* Device 0:1.0 PCI configuration space (PCI Express) */
92
93#define BCTRL1 0x3e /* 16bit */
94
95
96/* Device 0:2.0 PCI configuration space (Graphics Device) */
97
98#define MSAC 0x62 /* Multi Size Aperture Control */
Aaron Durbin76c37002012-10-30 09:03:43 -050099
100/*
101 * MCHBAR
102 */
103
104#define MCHBAR8(x) *((volatile u8 *)(DEFAULT_MCHBAR + x))
105#define MCHBAR16(x) *((volatile u16 *)(DEFAULT_MCHBAR + x))
106#define MCHBAR32(x) *((volatile u32 *)(DEFAULT_MCHBAR + x))
107#define MCHBAR32_OR(x, or) MCHBAR32(x) = (MCHBAR32(x) | (or))
108
Aaron Durbin76c37002012-10-30 09:03:43 -0500109#define BIOS_RESET_CPL 0x5da8 /* 8bit */
110
Duncan Lauriec70353f2013-06-28 14:40:38 -0700111/* Some power MSRs are also represented in MCHBAR */
112#define MCH_PKG_POWER_LIMIT_LO 0x59a0
113#define MCH_PKG_POWER_LIMIT_HI 0x59a4
114#define MCH_DDR_POWER_LIMIT_LO 0x58e0
115#define MCH_DDR_POWER_LIMIT_HI 0x58e4
116
Aaron Durbin76c37002012-10-30 09:03:43 -0500117/*
118 * EPBAR - Egress Port Root Complex Register Block
119 */
120
121#define EPBAR8(x) *((volatile u8 *)(DEFAULT_EPBAR + x))
122#define EPBAR16(x) *((volatile u16 *)(DEFAULT_EPBAR + x))
123#define EPBAR32(x) *((volatile u32 *)(DEFAULT_EPBAR + x))
124
125#define EPPVCCAP1 0x004 /* 32bit */
126#define EPPVCCAP2 0x008 /* 32bit */
127
128#define EPVC0RCAP 0x010 /* 32bit */
129#define EPVC0RCTL 0x014 /* 32bit */
130#define EPVC0RSTS 0x01a /* 16bit */
131
132#define EPVC1RCAP 0x01c /* 32bit */
133#define EPVC1RCTL 0x020 /* 32bit */
134#define EPVC1RSTS 0x026 /* 16bit */
135
136#define EPVC1MTS 0x028 /* 32bit */
137#define EPVC1IST 0x038 /* 64bit */
138
139#define EPESD 0x044 /* 32bit */
140
141#define EPLE1D 0x050 /* 32bit */
142#define EPLE1A 0x058 /* 64bit */
143#define EPLE2D 0x060 /* 32bit */
144#define EPLE2A 0x068 /* 64bit */
145
146#define PORTARB 0x100 /* 256bit */
147
148/*
149 * DMIBAR
150 */
151
152#define DMIBAR8(x) *((volatile u8 *)(DEFAULT_DMIBAR + x))
153#define DMIBAR16(x) *((volatile u16 *)(DEFAULT_DMIBAR + x))
154#define DMIBAR32(x) *((volatile u32 *)(DEFAULT_DMIBAR + x))
155
156#define DMIVCECH 0x000 /* 32bit */
157#define DMIPVCCAP1 0x004 /* 32bit */
158#define DMIPVCCAP2 0x008 /* 32bit */
159
160#define DMIPVCCCTL 0x00c /* 16bit */
161
162#define DMIVC0RCAP 0x010 /* 32bit */
163#define DMIVC0RCTL0 0x014 /* 32bit */
164#define DMIVC0RSTS 0x01a /* 16bit */
165
166#define DMIVC1RCAP 0x01c /* 32bit */
167#define DMIVC1RCTL 0x020 /* 32bit */
168#define DMIVC1RSTS 0x026 /* 16bit */
169
170#define DMILE1D 0x050 /* 32bit */
171#define DMILE1A 0x058 /* 64bit */
172#define DMILE2D 0x060 /* 32bit */
173#define DMILE2A 0x068 /* 64bit */
174
175#define DMILCAP 0x084 /* 32bit */
176#define DMILCTL 0x088 /* 16bit */
177#define DMILSTS 0x08a /* 16bit */
178
179#define DMICTL1 0x0f0 /* 32bit */
180#define DMICTL2 0x0fc /* 32bit */
181
182#define DMICC 0x208 /* 32bit */
183
184#define DMIDRCCFG 0xeb4 /* 32bit */
185
186#ifndef __ASSEMBLER__
Stefan Reinauer6a001132017-07-13 02:20:27 +0200187#include <compiler.h>
Aaron Durbin76c37002012-10-30 09:03:43 -0500188static inline void barrier(void) { asm("" ::: "memory"); }
189
190struct ied_header {
191 char signature[10];
192 u32 size;
193 u8 reserved[34];
Stefan Reinauer6a001132017-07-13 02:20:27 +0200194} __packed;
Aaron Durbin76c37002012-10-30 09:03:43 -0500195
Aaron Durbin21efd8c2013-01-17 09:39:39 -0600196#define PCI_DEVICE_ID_HSW_MOBILE 0x0c04
197#define PCI_DEVICE_ID_HSW_ULT 0x0a04
Aaron Durbin76c37002012-10-30 09:03:43 -0500198
199#ifdef __SMM__
200void intel_northbridge_haswell_finalize_smm(void);
201#else /* !__SMM__ */
Aaron Durbin76c37002012-10-30 09:03:43 -0500202void haswell_early_initialization(int chipset_type);
203void haswell_late_initialization(void);
Ronald G. Minnich4c8465c2013-09-30 15:57:21 -0700204void set_translation_table(int start, int end, u64 base, int inc);
Aaron Durbin76c37002012-10-30 09:03:43 -0500205
206/* debugging functions */
207void print_pci_devices(void);
208void dump_pci_device(unsigned dev);
209void dump_pci_devices(void);
210void dump_spd_registers(void);
211void dump_mem(unsigned start, unsigned end);
212void report_platform_info(void);
213#endif /* !__SMM__ */
214
Matt DeVillier85d98d92018-03-04 01:41:23 -0600215#if ENV_RAMSTAGE && !defined(__SIMPLE_DEVICE__)
216#include <device/device.h>
217
218struct acpi_rsdp;
219unsigned long northbridge_write_acpi_tables(device_t device,
220 unsigned long start, struct acpi_rsdp *rsdp);
221#endif
222
Aaron Durbin76c37002012-10-30 09:03:43 -0500223#endif
224#endif
Edward O'Callaghan089a5102015-01-06 02:48:57 +1100225#endif /* __NORTHBRIDGE_INTEL_HASWELL_HASWELL_H__ */