blob: 5331ebadf79072a45022a3efbf5e7cc1b5cc7079 [file] [log] [blame]
Lee Leahy5cb9dda2015-05-01 10:34:54 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright(C) 2013 Google Inc.
5 * Copyright (C) 2015 Intel Corp.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Lee Leahy5cb9dda2015-05-01 10:34:54 -070015 */
16
17#include "irqroute.h"
18#include <soc/gpio.h>
19#include <stdlib.h>
20#include <boardid.h>
21#include "onboard.h"
22#include "gpio.h"
23
24/* South East Community */
25static const struct soc_gpio_map gpse_gpio_map[] = {
26 Native_M1,/* MF_PLT_CLK0 */
27 GPIO_NC, /* 01 PWM1 */
28 GPIO_INPUT_NO_PULL, /* 02 MF_PLT_CLK1, RAMID2 */
29 GPIO_NC, /* 03 MF_PLT_CLK4 */
30 GPIO_NC, /* 04 MF_PLT_CLK3 */
31 GPIO_NC, /* PWM0 05 */
32 GPIO_NC, /* 06 MF_PLT_CLK5 */
33 GPIO_NC, /* 07 MF_PLT_CLK2 */
34 GPIO_NC, /* 15 SDMMC2_D3_CD_B */
35 Native_M1, /* 16 SDMMC1_CLK */
36 NATIVE_PU20K(1), /* 17 SDMMC1_D0 */
37 GPIO_NC, /* 18 SDMMC2_D1 */
38 GPIO_NC, /* 19 SDMMC2_CLK */
39 NATIVE_PU20K(1),/* 20 SDMMC1_D2 */
40 GPIO_NC, /* 21 SDMMC2_D2 */
41 GPIO_NC, /* 22 SDMMC2_CMD */
42 NATIVE_PU20K(1), /* 23 SDMMC1_CMD */
43 NATIVE_PU20K(1), /* 24 SDMMC1_D1 */
44 GPIO_NC, /* 25 SDMMC2_D0 */
45 NATIVE_PU20K(1), /* 26 SDMMC1_D3_CD_B */
46 NATIVE_PU20K(1), /* 30 SDMMC3_D1 */
47 Native_M1, /* 31 SDMMC3_CLK */
48 NATIVE_PU20K(1), /* 32 SDMMC3_D3 */
49 NATIVE_PU20K(1), /* 33 SDMMC3_D2 */
50 NATIVE_PU20K(1), /* 34 SDMMC3_CMD */
51 NATIVE_PU20K(1), /* 35 SDMMC3_D0 */
52 NATIVE_PU20K(1), /* 45 MF_LPC_AD2 */
Kane Chen116d6732015-12-09 10:06:14 +080053 NATIVE_PU20K(1), /* 46 LPC_CLKRUNB */
Lee Leahy5cb9dda2015-05-01 10:34:54 -070054 NATIVE_PU20K(1), /* 47 MF_LPC_AD0 */
55 Native_M1, /* 48 LPC_FRAMEB */
56 Native_M1, /* 49 MF_LPC_CLKOUT1 */
57 NATIVE_PU20K(1), /* 50 MF_LPC_AD3 */
58 Native_M1, /* 51 MF_LPC_CLKOUT0 */
59 NATIVE_PU20K(1), /* 52 MF_LPC_AD1 */
60 Native_M1,/* SPI1_MISO */
61 Native_M1, /* 61 SPI1_CS0_B */
62 Native_M1, /* SPI1_CLK */
63 NATIVE_PU20K(1), /* 63 MMC1_D6 */
64 Native_M1, /* 62 SPI1_MOSI */
65 NATIVE_PU20K(1), /* 65 MMC1_D5 */
66 GPIO_NC, /* SPI1_CS1_B 66 */
67 NATIVE_PU20K(1), /* 67 MMC1_D4_SD_WE */
68 NATIVE_PU20K(1), /* 68 MMC1_D7 */
69 GPIO_NC, /* 69 MMC1_RCLK */
70 Native_M1, /* 75 GPO USB_OC1_B */
71 Native_M1, /* 76 PMU_RESETBUTTON_B */
72 GPI(trig_edge_both, L0, NA, non_maskable, en_edge_detect, NA , NA),
73 /* GPIO_ALERT 77 */
74 Native_M1, /* 78 SDMMC3_PWR_EN_B */
75 GPIO_NC, /* 79 GPI ILB_SERIRQ */
76 Native_M1, /* 80 USB_OC0_B */
Jagadish Krishnamoorthyc6816382015-11-04 14:25:15 -080077 NATIVE_INT_PU20K(1, L1), /* 81 SDMMC3_CD_B */
Hannah Williamsd4b26b22016-01-25 14:25:23 -080078 /* 81 SDMMC3_CD_B */
Lee Leahy5cb9dda2015-05-01 10:34:54 -070079 GPIO_NC, /* 82 spkr asummed gpio number */
80 Native_M1, /* 83 SUSPWRDNACK */
81 SPARE_PIN,/* 84 spare pin */
82 Native_M1, /* 85 SDMMC3_1P8_EN */
83 GPIO_END
84};
85
86
87/* South West Community */
88static const struct soc_gpio_map gpsw_gpio_map[] = {
89 GPIO_NC, /* 00 FST_SPI_D2 */
90 Native_M1, /* 01 FST_SPI_D0 */
91 Native_M1, /* 02 FST_SPI_CLK */
92 GPIO_NC, /* 03 FST_SPI_D3 */
93 GPIO_NC, /* GPO FST_SPI_CS1_B */
94 Native_M1, /* 05 FST_SPI_D1 */
95 Native_M1, /* 06 FST_SPI_CS0_B */
Jagadish Krishnamoorthy367ddc92015-06-23 19:23:25 -070096 GPIO_NC, /* 07 FST_SPI_CS2_B */
Lee Leahy5cb9dda2015-05-01 10:34:54 -070097 GPIO_NC, /* 15 UART1_RTS_B */
98 Native_M2, /* 16 UART1_RXD */
99 GPIO_NC, /* 17 UART2_RXD */
100 GPIO_NC, /* 18 UART1_CTS_B */
101 GPIO_NC, /* 19 UART2_RTS_B */
102 Native_M2, /* 20 UART1_TXD */
103 GPIO_NC, /* 21 UART2_TXD */
104 GPIO_NC, /* 22 UART2_CTS_B */
105 GPIO_NC, /* 30 MF_HDA_CLK */
106 GPIO_NC, /* 31 GPIO_SW31/MF_HDA_RSTB */
107 GPIO_NC, /* 32 GPIO_SW32 /MF_HDA_SDI0 */
108 GPIO_NC, /* 33 MF_HDA_SDO */
109 GPI(trig_edge_both, L3, P_1K_H, non_maskable, en_edge_detect, NA, NA),
110 /* 34 MF_HDA_DOCKRSTB */
111 GPIO_NC, /* 35 MF_HDA_SYNC */
112 GPIO_NC, /* 36 GPIO_SW36 MF_HDA_SDI1 */
113 GPI(trig_edge_both, L2, P_1K_H, non_maskable, en_edge_detect, NA, NA),
114 /* 37 MF_HDA_DOCKENB */
115 NATIVE_PU1K_CSEN_INVTX(1), /* 45 I2C5_SDA */
Hannah Williamsd4b26b22016-01-25 14:25:23 -0800116 NATIVE_PU1K_CSEN_INVTX(1), /* 46 I2C4_SDA */
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700117 NATIVE_PU1K_CSEN_INVTX(1), /* 47 I2C6_SDA */
118 NATIVE_PU1K_CSEN_INVTX(1), /* 48 I2C5_SCL */
119 GPIO_NC, /* 49 I2C_NFC_SDA */
Hannah Williamsd4b26b22016-01-25 14:25:23 -0800120 NATIVE_PU1K_CSEN_INVTX(1), /* 50 I2C4_SCL */
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700121 NATIVE_PU1K_CSEN_INVTX(1), /* 51 I2C6_SCL */
122 GPIO_NC, /* 52 I2C_NFC_SCL */
123 NATIVE_PU1K_CSEN_INVTX(1), /* 60 I2C1_SDA */
124 NATIVE_PU1K_CSEN_INVTX(1), /* 61 I2C0_SDA */
125 NATIVE_PU1K_CSEN_INVTX(1), /* 62 I2C2_SDA */
126 NATIVE_PU1K_CSEN_INVTX(1), /* 63 I2C1_SCL */
127 GPIO_INPUT_NO_PULL, /* 64 I2C3_SDA RAMID3*/
128 NATIVE_PU1K_CSEN_INVTX(1), /* 65 I2C0_SCL */
129 NATIVE_PU1K_CSEN_INVTX(1), /* 66 I2C2_SCL */
130 GPIO_INPUT_NO_PULL,/* 67 I2C3_SCL,RAMID1 */
131 GPIO_OUT_HIGH, /* 75 SATA_GP0 */
Hannah Williamsd4b26b22016-01-25 14:25:23 -0800132 GPIO_NC,
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700133 /* 76 GPI SATA_GP1 */
Divagar Mohandass2abcffc2015-10-05 16:21:14 +0530134 GPIO_INPUT_PU_20K, /* 77 SATA_LEDN , EC_IN_RW */
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700135 GPIO_NC, /* 80 SATA_GP3 */
136 Native_M1, /* 81 NFC_DEV_WAKE , MF_SMB_CLK */
137 GPIO_INPUT_NO_PULL, /* 80 SATA_GP3,RAMID0 */
138 Native_M1, /* 81 NFC_DEV_WAKE , MF_SMB_CLK */
139 Native_M1, /* 82 NFC_FW_DOWNLOAD, MF_SMB_DATA */
140 /* Per DE request, change PCIE_CLKREQ0123B to GPIO_INPUT */
141 Native_M1, /* 90 PCIE_CLKREQ0B */
142 GPIO_INPUT_PU_20K, /* 91 GPI PCIE_CLKREQ1B/LTE_WAKE# */
143 Native_M1, /* 92 GP_SSP_2_CLK */
144 NATIVE_PU20K(1), /* 93 PCIE_CLKREQ2B/PCIE_CLKREQ_WLAN# */
145 Native_M1, /* 94 GP_SSP_2_RXD */
146 GPI(trig_edge_both, L1, P_5K_H, non_maskable, en_edge_detect, NA, NA),
147 /* 95 PCIE_CLKREQ3B/AUDIO_CODEC_IRQ */
148 Native_M1, /* 96 GP_SSP_2_FS */
149 NATIVE_FUNC(1, 0, inv_tx_enable), /* 97 GP_SSP_2f_TXD */
150 GPIO_END
151};
152
153
154/* North Community */
155static const struct soc_gpio_map gpn_gpio_map[] = {
Jagadish Krishnamoorthy1d03f362015-11-19 11:10:34 -0800156 GPIO_NC, /* 00 GPIO_DFX0 */
157 GPIO_NC, /* 01 GPIO_DFX3 */
158 GPIO_NC, /* 02 GPIO_DFX7 */
159 GPIO_NC, /* 03 GPIO_DFX1 */
160 GPIO_NC, /* 04 GPIO_DFX5 */
161 GPIO_NC, /* 05 GPIO_DFX4 */
162 GPIO_NC, /* 06 GPIO_DFX8 */
163 GPIO_NC, /* 07 GPIO_DFX2 */
164 GPIO_NC, /* 08 GPIO_DFX6 */
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700165 GPI(trig_edge_low, L8, NA, non_maskable, en_edge_rx_data ,
166 UNMASK_WAKE, SCI), /* 15 GPIO_SUS0 */
167 GPO_FUNC(NA, NA), /* 16 SEC_GPIO_SUS10 */
168 GPI(trig_edge_low, L0, P_1K_H, non_maskable, NA, NA, NA),
169 /* 17 GPIO_SUS3 */
170 GPI(trig_edge_low, L1, P_1K_H, non_maskable, NA, UNMASK_WAKE, NA),
171 /* 18 GPIO_SUS7 */
Hannah Williamsd4b26b22016-01-25 14:25:23 -0800172 GPI(trig_edge_low, L3, P_1K_H, non_maskable, NA, UNMASK_WAKE, NA),
173 /* 19 GPIO_SUS1 */
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700174 GPIO_NC, /* 20 GPIO_SUS5 */
Jagadish Krishnamoorthy1d03f362015-11-19 11:10:34 -0800175 GPIO_NC, /* 21 SEC_GPIO_SUS11 */
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700176 GPIO_NC, /* 22 GPIO_SUS4 */
177 GPIO_NC,
178 /* 23 SEC_GPIO_SUS8 */
179 Native_M6, /* 24 GPIO_SUS2 */
180 GPIO_INPUT_PU_5K,/* 25 GPIO_SUS6 */
181 Native_M1, /* 26 CX_PREQ_B */
182 GPIO_NC, /* 27 SEC_GPIO_SUS9 */
183 Native_M1, /* 30 TRST_B */
184 Native_M1, /* 31 TCK */
185 GPIO_SKIP, /* 32 PROCHOT_B */
186 GPIO_SKIP, /* 33 SVID0_DATA */
187 Native_M1, /* 34 TMS */
188 GPIO_NC, /* 35 CX_PRDY_B_2 */
189 GPIO_NC, /* 36 TDO_2 */
190 Native_M1, /* 37 CX_PRDY_B */
191 GPIO_SKIP, /* 38 SVID0_ALERT_B */
192 Native_M1, /* 39 TDO */
193 GPIO_SKIP, /* 40 SVID0_CLK */
194 Native_M1, /* 41 TDI */
195 Native_M2, /* 45 GP_CAMERASB05 */
196 Native_M2, /* 46 GP_CAMERASB02 */
197 Native_M2, /* 47 GP_CAMERASB08 */
198 Native_M2, /* 48 GP_CAMERASB00 */
199 Native_M2, /* 49 GP_CAMERASBO6 */
200 GPIO_NC, /* 50 GP_CAMERASB10 */
201 Native_M2, /* 51 GP_CAMERASB03 */
202 GPIO_NC, /* 52 GP_CAMERASB09 */
203 Native_M2, /* 53 GP_CAMERASB01 */
204 Native_M2, /* 54 GP_CAMERASB07 */
205 GPIO_NC, /* 55 GP_CAMERASB11 */
206 Native_M2, /* 56 GP_CAMERASB04 */
207 GPIO_NC, /* 60 PANEL0_BKLTEN */
208 Native_M1, /* 61 HV_DDI0_HPD */
209 NATIVE_PU1K_M1, /* 62 HV_DDI2_DDC_SDA */
210 Native_M1, /* 63 PANEL1_BKLTCTL */
211 NATIVE_TX_RX_EN, /* 64 HV_DDI1_HPD */
212 GPIO_NC, /* 65 PANEL0_BKLTCTL */
213 GPIO_NC, /* 66 HV_DDI0_DDC_SDA */
214 NATIVE_PU1K_M1, /* 67 HV_DDI2_DDC_SCL */
215 NATIVE_TX_RX_EN, /* 68 HV_DDI2_HPD */
216 Native_M1, /* 69 PANEL1_VDDEN */
217 Native_M1, /* 70 PANEL1_BKLTEN */
218 GPIO_NC, /* 71 HV_DDI0_DDC_SCL */
219 GPIO_NC, /* 72 PANEL0_VDDEN */
220 GPIO_END
221};
222
223
224/* East Community */
225static const struct soc_gpio_map gpe_gpio_map[] = {
226 Native_M1, /* 00 PMU_SLP_S3_B */
227 GPIO_NC, /* 01 PMU_BATLOW_B */
228 Native_M1, /* 02 SUS_STAT_B */
229 Native_M1, /* 03 PMU_SLP_S0IX_B */
230 Native_M1, /* 04 PMU_AC_PRESENT */
231 Native_M1, /* 05 PMU_PLTRST_B */
232 Native_M1, /* 06 PMU_SUSCLK */
233 GPIO_NC, /* 07 PMU_SLP_LAN_B */
234 Native_M1, /* 08 PMU_PWRBTN_B */
235 Native_M1, /* 09 PMU_SLP_S4_B */
236 NATIVE_FUNC(M1, P_1K_H, NA), /* 10 PMU_WAKE_B */
237 GPIO_NC, /* 11 PMU_WAKE_LAN_B */
238 GPIO_NC, /* 15 MF_GPIO_3 */
239 GPIO_NC, /* 16 MF_GPIO_7 */
240 GPIO_NC, /* 17 MF_I2C1_SCL */
241 GPIO_NC, /* 18 MF_GPIO_1 */
242 GPIO_NC, /* 19 MF_GPIO_5 */
243 GPIO_NC, /* 20 MF_GPIO_9 */
244 GPIO_NC, /* 21 MF_GPIO_0 */
Hannah Williams26f64062015-05-13 21:48:52 -0700245 GPIO_INPUT_PU_20K, /* 22 MF_GPIO_4 */
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700246 GPIO_NC, /* 23 MF_GPIO_8 */
247 GPIO_NC, /* 24 MF_GPIO_2 */
248 GPIO_NC, /* 25 MF_GPIO_6 */
249 GPIO_NC, /* 26 MF_I2C1_SDA */
250 GPIO_END
251};
252
253
254static struct soc_gpio_config gpio_config = {
255 /* BSW */
256 .north = gpn_gpio_map,
257 .southeast = gpse_gpio_map,
258 .southwest = gpsw_gpio_map,
259 .east = gpe_gpio_map
260};
261
262struct soc_gpio_config *mainboard_get_gpios(void)
263{
264
Hannah Williams103f00d2016-01-25 14:36:56 -0800265 return &gpio_config;
Lee Leahy5cb9dda2015-05-01 10:34:54 -0700266}