blob: 6b417981edec263a3b329d4b82d596165d7e2eb5 [file] [log] [blame]
Michael Tasche446c5dc2015-12-03 17:07:01 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2013 Google Inc.
5 * Copyright (C) 2014 Sage Electronic Engineering, LLC.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#ifndef IRQROUTE_H
18#define IRQROUTE_H
19
Ben Gardnerfa6014a2015-12-08 21:20:25 -060020#include <soc/intel/fsp_baytrail/include/soc/irq.h>
21#include <soc/intel/fsp_baytrail/include/soc/pci_devs.h>
Michael Tasche446c5dc2015-12-03 17:07:01 +010022
23/*
24 *IR02h GFX INT(A) - PIRQ A
25 *IR10h EMMC INT(ABCD) - PIRQ DEFG
26 *IR11h SDIO INT(A) - PIRQ B
27 *IR12h SD INT(A) - PIRQ C
28 *IR13h SATA INT(A) - PIRQ D
29 *IR14h XHCI INT(A) - PIRQ E
30 *IR15h LP Audio INT(A) - PIRQ F
31 *IR17h MMC INT(A) - PIRQ F
32 *IR18h SIO INT(ABCD) - PIRQ BADC
33 *IR1Ah TXE INT(A) - PIRQ F
34 *IR1Bh HD Audio INT(A) - PIRQ G
35 *IR1Ch PCIe INT(ABCD) - PIRQ EFGH
36 *IR1Dh EHCI INT(A) - PIRQ D
37 *IR1Eh SIO INT(ABCD) - PIRQ BDEF
38 *IR1Fh LPC INT(ABCD) - PIRQ HGBC
39 */
40
41/* PCIe bridge routing */
42#define BRIDGE1_DEV PCIE_DEV
43
44/* PCI bridge IRQs need to be updated in both tables and need to match */
45#define PCIE_BRIDGE_IRQ_ROUTES \
46 PCIE_BRIDGE_DEV(RP, BRIDGE1_DEV, E, F, G, H)
47
48#define PCI_DEV_PIRQ_ROUTES \
49 PCI_DEV_PIRQ_ROUTE(GFX_DEV, A, A, A, A), \
50 PCI_DEV_PIRQ_ROUTE(EMMC_DEV, D, E, F, G), \
51 PCI_DEV_PIRQ_ROUTE(SDIO_DEV, B, A, A, A), \
52 PCI_DEV_PIRQ_ROUTE(SD_DEV, C, A, A, A), \
53 PCI_DEV_PIRQ_ROUTE(SATA_DEV, D, A, A, A), \
54 PCI_DEV_PIRQ_ROUTE(XHCI_DEV, E, A, A, A), \
55 PCI_DEV_PIRQ_ROUTE(LPE_DEV, F, A, A, A), \
56 PCI_DEV_PIRQ_ROUTE(MMC45_DEV, F, A, A, A), \
57 PCI_DEV_PIRQ_ROUTE(SIO1_DEV, B, A, D, C), \
58 PCI_DEV_PIRQ_ROUTE(TXE_DEV, F, A, A, A), \
59 PCI_DEV_PIRQ_ROUTE(HDA_DEV, G, A, A, A), \
60 PCI_DEV_PIRQ_ROUTE(BRIDGE1_DEV, E, F, G, H), \
61 PCI_DEV_PIRQ_ROUTE(EHCI_DEV, D, A, A, A), \
62 PCI_DEV_PIRQ_ROUTE(SIO2_DEV, B, D, E, F), \
63 PCI_DEV_PIRQ_ROUTE(PCU_DEV, H, G, B, C)
64
65/*
66 * Route each PIRQ[A-H] to a PIC IRQ[0-15]
67 * Reserved: 0, 1, 2, 8, 13
68 * PS2 keyboard: 12
69 * ACPI/SCI: 9
70 * Floppy: 6
71 */
72#define PIRQ_PIC_ROUTES \
73 PIRQ_PIC(A, 3), \
74 PIRQ_PIC(B, 5), \
75 PIRQ_PIC(C, 7), \
76 PIRQ_PIC(D, 10), \
77 PIRQ_PIC(E, 11), \
78 PIRQ_PIC(F, 12), \
79 PIRQ_PIC(G, 14), \
80 PIRQ_PIC(H, 15)
81
82#endif /* IRQROUTE_H */