blob: bac8f2bccd28b37e93ea74aceb5b20b5b37a7c50 [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001\documentclass[10pt,letterpaper]{article}
2\usepackage[latin1]{inputenc}
3\usepackage{amsmath}
4\usepackage{amsfonts}
5\usepackage{amssymb}
6\author{Ron Minnich}
7\title{Kconfig usage in coreboot v2}
8\begin{document}
9\section{Introduction}
Myles Watson10c41fa2009-08-13 16:02:24 +000010This document describes how to use Kconfig in v2. We describe our usage of Kconfig files, Makefile.inc files, when and where to use them, how to use them, and, interestingly, when and where not to use them.
Patrick Georgi0588d192009-08-12 15:00:51 +000011\section{Kconfig variations}
Myles Watson10c41fa2009-08-13 16:02:24 +000012Most Kconfig files set variables, which can be set as part of the Kconfig dialog. Not all Kconfig variables are set by the user, however; some are too dangerous. These are merely enabled by the mainboard.
Patrick Georgi0588d192009-08-12 15:00:51 +000013
Myles Watson10c41fa2009-08-13 16:02:24 +000014For variables set by the user, see src/console/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +000015
Elyes HAOUASe5138782016-07-28 13:08:24 +020016For variables not set by the user, see src/mainboard/amd/serengeti\_cheetah/Kconfig. Users should never set such variables as the cache as RAM base. These are highly mainboard dependent.
Patrick Georgi0588d192009-08-12 15:00:51 +000017
Myles Watson10c41fa2009-08-13 16:02:24 +000018Kconfig files use the source command to include subdirectories. In most cases, save for limited cases described below, subdirectories have Kconfig files. They are always sourced unconditionally.
Patrick Georgi0588d192009-08-12 15:00:51 +000019
20\section{Makefile and Makefile.inc}
Myles Watson10c41fa2009-08-13 16:02:24 +000021There is only one Makefile, at the top level. All other makefiles are included as Makefile.inc. All the next-level Makefile.inc files are selected in the top level Makefile. Directories that are platform-independent are in BUILD-y; platform-dependent (e.g. Makefile.inc's that depend on architecture) are included in PLATFORM-y.
Patrick Georgi0588d192009-08-12 15:00:51 +000022
Myles Watson10c41fa2009-08-13 16:02:24 +000023Make is not recursive. There is only one make process.
Myles Watson879c1772009-08-25 19:46:50 +000024\subsection{subdirs usage}
25Further includes of Makefile.inc, if needed, are done via subdirs-y commands. As in Linux, the subdirs can be conditional or unconditional. Conditional includes are done via subdirs-\$(CONFIG\_VARIABLE) usage; unconditional are done via subdirs-y.
Patrick Georgi0588d192009-08-12 15:00:51 +000026
Myles Watson10c41fa2009-08-13 16:02:24 +000027We define the common rules for which variation to use below.
Patrick Georgi0588d192009-08-12 15:00:51 +000028\subsection{object file specification}
Myles Watson10c41fa2009-08-13 16:02:24 +000029There are several different types of objects specified in the tree. They are:
Patrick Georgi0588d192009-08-12 15:00:51 +000030\begin{description}
Elyes HAOUASe5138782016-07-28 13:08:24 +020031\item[obj]objects for the RAM part of the code
32\item[driver]drivers for the RAM part. Drivers are not represented in the device tree but do have a driver struct attached in the driver section.
Patrick Georgi0588d192009-08-12 15:00:51 +000033\item[initobj]seperately-compiled code for the ROM section of coreboot
34\end{description}
Myles Watson10c41fa2009-08-13 16:02:24 +000035These items are specified via the -y syntax as well. Conditional object inclusion is done via the -\$(CONFIG\_VARIABLE) syntax.
Patrick Georgi0588d192009-08-12 15:00:51 +000036
37\section{Example: AMD serengeti cheetah}
38\subsection{mainboard/Kconfig}
Myles Watson10c41fa2009-08-13 16:02:24 +000039Defines Vendor variables. Currently defined variables are:
40Sources all Kconfig files in the vendor directories.
Patrick Georgi0588d192009-08-12 15:00:51 +000041\input{ mainboardkconfig.tex}
42\subsection{mainboard/Makefile.inc}
43There is none at this time.
Myles Watson10c41fa2009-08-13 16:02:24 +000044\subsection{mainboard/$<$vendor$>$/Kconfig}
45We use the amd as a model. The only action currently taken is to source all Kconfig's in the
46subdirectories.
47\subsection{mainboard/$<$vendor$>$/Makefile.inc}
48We use amd as a model. There is currently no Makefile.inc at this level.
49\subsection{mainboard/$<$vendor$>$/$<$board$>$/Kconfig}
50The mainboard Kconfig and Makefile.inc are designed to be the heart of the build. The defines
51and rules in here determine everything about how a mainboard target is built.
52We will use serengeti\_cheetah as a model. It defines these variables.
Patrick Georgi0588d192009-08-12 15:00:51 +000053\input{ mainboardkconfig.tex}
Myles Watson10c41fa2009-08-13 16:02:24 +000054\subsection{mainboard/$<$vendor$>$/$<$board$>$/Makefile.inc}
55This is a fairly complex Makefile.inc. Because this is such a critical component, we are going to excerpt and take it piece by piece.
56Note that this is the mainboard as of August, 2009, and it may change over time.
Patrick Georgi0588d192009-08-12 15:00:51 +000057\subsubsection{objects}
Myles Watson10c41fa2009-08-13 16:02:24 +000058We define objects in the first part. The mainbard itself is a driver and included unconditionally. Other objects are conditional:
Patrick Georgi0588d192009-08-12 15:00:51 +000059\begin{verbatim}
60driver-y += mainboard.o
61
62#needed by irq_tables and mptable and acpi_tables
63obj-y += get_bus_conf.o
64obj-$(CONFIG_HAVE_MP_TABLE) += mptable.o
65obj-$(CONFIG_HAVE_PIRQ_TABLE) += irq_tables.o
66obj-$(CONFIG_HAVE_ACPI_TABLES) += dsdt.o
67obj-$(CONFIG_HAVE_ACPI_TABLES) += acpi_tables.o
68obj-$(CONFIG_HAVE_ACPI_TABLES) += fadt.o
69
70#./ssdt.o is in northbridge/amd/amdk8/Config.lb
71obj-$(CONFIG_ACPI_SSDTX_NUM) += ssdt2.o
72obj-$(CONFIG_ACPI_SSDTX_NUM) += ssdt3.o
73obj-$(CONFIG_HAVE_ACPI_TABLES) += ssdt4.o
74driver-y += ../../../drivers/i2c/i2cmux/i2cmux.o
75
Myles Watson10c41fa2009-08-13 16:02:24 +000076# This is part of the conversion to init-obj and away from included code.
Patrick Georgi0588d192009-08-12 15:00:51 +000077
78initobj-y += crt0.o
79\end{verbatim}
80\subsubsection{romcc legacy support}
Myles Watson10c41fa2009-08-13 16:02:24 +000081We hope to move away from romcc soon, but for now, if one is using romcc, the Makefile.inc must define
82crt0 include files (assembly code for startup, usually); and several ldscripts. These are taken directly from the
83old Config.lb. Note that these use the -y syntax and can use the ability to be included conditionally.
Patrick Georgi0588d192009-08-12 15:00:51 +000084\begin{verbatim}
85crt0-y += ../../../../src/cpu/x86/16bit/entry16.inc
86crt0-y += ../../../../src/cpu/x86/32bit/entry32.inc
87crt0-y += ../../../../src/cpu/x86/16bit/reset16.inc
88crt0-y += ../../../../src/arch/i386/lib/id.inc
89crt0-y += ../../../../src/cpu/amd/car/cache_as_ram.inc
90crt0-y += auto.inc
91
92ldscript-y += ../../../../src/arch/i386/init/ldscript_fallback_cbfs.lb
93ldscript-y += ../../../../src/cpu/x86/16bit/entry16.lds
94ldscript-y += ../../../../src/cpu/x86/16bit/reset16.lds
95ldscript-y += ../../../../src/arch/i386/lib/id.lds
96ldscript-y += ../../../../src/arch/i386/lib/failover.lds
97
98\end{verbatim}
Patrick Georgi0588d192009-08-12 15:00:51 +000099\subsubsection{POST\_EVALUATION}
Myles Watson10c41fa2009-08-13 16:02:24 +0000100POST\_EVALUATION rules should be placed after this section:
Patrick Georgi0588d192009-08-12 15:00:51 +0000101\begin{verbatim}
102ifdef POST_EVALUATION
103\end{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000104to ensure that the values of variables are correct.
105Here are the post-evaluation rules for this mainboard:
Patrick Georgi0588d192009-08-12 15:00:51 +0000106\begin{verbatim}
107$(obj)/dsdt.c: $(src)/mainboard/$(MAINBOARDDIR)/dsdt.asl
Myles Watson10c41fa2009-08-13 16:02:24 +0000108 iasl -p dsdt -tc $(src)/mainboard/$(MAINBOARDDIR)/dsdt.asl
109 mv dsdt.hex $@
Patrick Georgi0588d192009-08-12 15:00:51 +0000110
111$(obj)/mainboard/$(MAINBOARDDIR)/dsdt.o: $(obj)/dsdt.c
Myles Watson10c41fa2009-08-13 16:02:24 +0000112 $(CC) $(DISTRO_CFLAGS) $(CFLAGS) $(CPPFLAGS) $(DEBUG_CFLAGS) -I$(src) -I. -c $< -o $@
Patrick Georgi0588d192009-08-12 15:00:51 +0000113
114$(obj)/ssdt2.c: $(src)/mainboard/$(MAINBOARDDIR)/dx/pci2.asl
Myles Watson10c41fa2009-08-13 16:02:24 +0000115 iasl -p $(CURDIR)/pci2 -tc $(CONFIG_MAINBOARD)/dx/pci2.asl
116 perl -pi -e 's/AmlCode/AmlCode_ssdt2/g' pci2.hex
117 mv pci2.hex ssdt2.c
Patrick Georgi0588d192009-08-12 15:00:51 +0000118
119$(obj)/ssdt3.c: $(src)/mainboard/$(MAINBOARDDIR)/dx/pci3.asl"
Myles Watson10c41fa2009-08-13 16:02:24 +0000120 iasl -p $(CURDIR)/pci3 -tc $(CONFIG_MAINBOARD)/
121 perl -pi -e 's/AmlCode/AmlCode_ssdt3/g' pci3.hex
122 mv pci3.hex ssdt3.c
Stefan Reinauer14e22772010-04-27 06:56:47 +0000123
Patrick Georgi0588d192009-08-12 15:00:51 +0000124$(obj)/ssdt4.c: $(src)/mainboard/$(MAINBOARDDIR)/dx/pci4.asl"
Myles Watson10c41fa2009-08-13 16:02:24 +0000125 iasl -p $(CURDIR)/pci4 -tc $(CONFIG_MAINBOARD)/dx/pci4.asl
126 perl -pi -e 's/AmlCode/AmlCode_ssdt4/g' pci4.hex
127 mv pci4.hex ssdt4.c
Patrick Georgi0588d192009-08-12 15:00:51 +0000128
129$(obj)/mainboard/$(MAINBOARDDIR)/auto.inc: $(src)/mainboard/$(MAINBOARDDIR)/rom.c $(obj)/option_table.h
Myles Watson10c41fa2009-08-13 16:02:24 +0000130 $(CC) $(DISTRO_CFLAGS) $(CFLAGS) $(CPPFLAGS) $(DEBUG_CFLAGS) -I$(src) -I. -c -S $(src)/mainboard/$(MAINBOARDDIR)/rom.c -o $@
131 perl -e 's/\.rodata/.rom.data/g' -pi $@
132 perl -e 's/\.text/.section .rom.text/g' -pi $@
Patrick Georgi0588d192009-08-12 15:00:51 +0000133
134\end{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000135The last rule is for romcc, and, again, we hope to eliminate romcc usage and this rule soon. The first set of rules concern ACPI tables.
Patrick Georgi0588d192009-08-12 15:00:51 +0000136\subsubsection{devicetree.cb}
137Most of the old Config.lb is gone, but one piece remains: the device tree specification. This tree is still required to build a mainboard
Myles Watson10c41fa2009-08-13 16:02:24 +0000138properly, as it defines topology and chips that can be defined no other way.
139Let's go through the tree.
Patrick Georgi0588d192009-08-12 15:00:51 +0000140\begin{verbatim}
141chip northbridge/amd/amdk8/root_complex
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800142 device cpu_cluster 0 on
Myles Watson10c41fa2009-08-13 16:02:24 +0000143 chip cpu/amd/socket_F
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800144 device lapic 0 on end
Myles Watson10c41fa2009-08-13 16:02:24 +0000145 end
146 end
147\end{verbatim}
148This topology is always somewhat confusing to newcomers, and even to coreboot veterans.
149
150We root the tree at the pci-e {\it root complex}. There is always the question of how and where to root the tree. Over the years we
151have found that the one part that never goes away is the root complex. CPU sockets may be empty or full; but there is always a northbridge
152somewhere, since it runs memory.
153
154
155What is the APIC? Northbridges always have an Advanced Programmable Interrupt Controller, and that {\it APIC cluster} is a topological connection to the
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800156CPU socket. So the tree is rooted at the northbridge, which has a link to a CPU cluster, and then the CPU. The CPU contains
Myles Watson10c41fa2009-08-13 16:02:24 +0000157its own APIC, and will define any parameters needed. In this case, we have a northbridge of type
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800158{\it northbridge/amd/amdk8/root\_complex}, with its own cpu\_cluster device which we turn on,
Myles Watson10c41fa2009-08-13 16:02:24 +0000159which connects to a {\it cpu/amd/socket\_F},
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800160which has a local apic, which is on.
Myles Watson10c41fa2009-08-13 16:02:24 +0000161
162Note that we do not enumerate all CPUs, even on this SMP mainboard. The reason is they may not all be there. The CPU we define here
163is the so-called Boot Strap Processor, or BSP; the other CPUs will come along later, as the are discovered. We do not require (unlike many
164BIOSes) that the BSP be CPU 0; any CPU will do.
165\begin{verbatim}
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800166 device domain 0 on
Myles Watson10c41fa2009-08-13 16:02:24 +0000167 chip northbridge/amd/amdk8
168 device pci 18.0 on # northbridge
169 # devices on link 0, link 0 == LDT 0
170\end{verbatim}
171Here begins the pci domain, which usually starts with 0. Then there is the northbridge, which bridges to the PCI bus. On
172Opterons, certain CPU control registers are managed in PCI config space in device 18.0 (BSP), 19.0 (AP), and up.
173\begin{verbatim}
174 chip southbridge/amd/amd8132
175 # the on/off keyword is mandatory
176 device pci 0.0 on end
177 device pci 0.1 on end
178 device pci 1.0 on end
179 device pci 1.1 on end
Patrick Georgi0588d192009-08-12 15:00:51 +0000180 end
181\end{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000182This is the 8132, a bridge to a secondary PCI bus.
Patrick Georgi0588d192009-08-12 15:00:51 +0000183\begin{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000184 chip southbridge/amd/amd8111
185 # this "device pci 0.0" is the parent the next one
186 # PCI bridge
187 device pci 0.0 on
188 device pci 0.0 on end
189 device pci 0.1 on end
190 device pci 0.2 off end
191 device pci 1.0 off end
192 end
Patrick Georgi0588d192009-08-12 15:00:51 +0000193\end{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000194The 8111 is a bridge to other busses and to the legacy ISA devices such as superio.
Patrick Georgi0588d192009-08-12 15:00:51 +0000195\begin{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000196 device pci 1.0 on
197 chip superio/winbond/w83627hf
198 device pnp 2e.0 off # Floppy
199 io 0x60 = 0x3f0
200 irq 0x70 = 6
201 drq 0x74 = 2
202 end
203 device pnp 2e.1 off # Parallel Port
204 io 0x60 = 0x378
205 irq 0x70 = 7
206 end
207 device pnp 2e.2 on # Com1
208 io 0x60 = 0x3f8
209 irq 0x70 = 4
210 end
211 device pnp 2e.3 off # Com2
212 io 0x60 = 0x2f8
213 irq 0x70 = 3
214 end
215 device pnp 2e.5 on # Keyboard
216 io 0x60 = 0x60
217 io 0x62 = 0x64
218 irq 0x70 = 1
219 irq 0x72 = 12
220 end
221 device pnp 2e.6 off # CIR
222 io 0x60 = 0x100
223 end
224 device pnp 2e.7 off # GAME_MIDI_GIPO1
225 io 0x60 = 0x220
226 io 0x62 = 0x300
227 irq 0x70 = 9
228 end
229 device pnp 2e.8 off end # GPIO2
230 device pnp 2e.9 off end # GPIO3
231 device pnp 2e.a off end # ACPI
232 device pnp 2e.b on # HW Monitor
233 io 0x60 = 0x290
234 irq 0x70 = 5
235 end
236 end
237 end
Patrick Georgi0588d192009-08-12 15:00:51 +0000238\end{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000239The pnp refers to the many Plug N Play devices on a superio. 2e refers to the base I/O address of the superio, and the number following the
2402e (i.e. 2e.1) is the Logical Device Number, or LDN. Each LDN has a common configuration (base, irq, etc.) and these are set by the statements under the LDN.
Patrick Georgi0588d192009-08-12 15:00:51 +0000241\begin{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000242 device pci 1.1 on end
243 device pci 1.2 on end
Patrick Georgi0588d192009-08-12 15:00:51 +0000244\end{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000245More devices. These statements set up placeholders in the device tree.
Patrick Georgi0588d192009-08-12 15:00:51 +0000246\begin{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000247 device pci 1.3 on
248 chip drivers/i2c/i2cmux # pca9556 smbus mux
249 device i2c 18 on #0 pca9516 1
250 chip drivers/generic/generic #dimm 0-0-0
251 device i2c 50 on end
Patrick Georgi0588d192009-08-12 15:00:51 +0000252 end
Myles Watson10c41fa2009-08-13 16:02:24 +0000253 chip drivers/generic/generic #dimm 0-0-1
254 device i2c 51 on end
255 end
256 chip drivers/generic/generic #dimm 0-1-0
257 device i2c 52 on end
258 end
259 chip drivers/generic/generic #dimm 0-1-1
260 device i2c 53 on end
261 end
262 end
263 device i2c 18 on #1 pca9516 2
264 chip drivers/generic/generic #dimm 1-0-0
265 device i2c 50 on end
266 end
267 chip drivers/generic/generic #dimm 1-0-1
268 device i2c 51 on end
269 end
270 chip drivers/generic/generic #dimm 1-1-0
271 device i2c 52 on end
272 end
273 chip drivers/generic/generic #dimm 1-1-1
274 device i2c 53 on end
275 end
276 chip drivers/generic/generic #dimm 1-2-0
277 device i2c 54 on end
278 end
279 chip drivers/generic/generic #dimm 1-2-1
280 device i2c 55 on end
281 end
282 chip drivers/generic/generic #dimm 1-3-0
283 device i2c 56 on end
284 end
285 chip drivers/generic/generic #dimm 1-3-1
286 device i2c 57 on end
287 end
288 end
289 end
290 end # acpi
291\end{verbatim}
292These are the i2c devices.
293\begin{verbatim}
294 device pci 1.5 off end
295 device pci 1.6 off end
296\end{verbatim}
297More placeholders.
298\begin{verbatim}
299 register "ide0_enable" = "1"
300 register "ide1_enable" = "1"
301 end
302 end # device pci 18.0
303
304\end{verbatim}
305These "register" commands set controls in the southbridge.
306\begin{verbatim}
307 device pci 18.0 on end
308 device pci 18.0 on end
309\end{verbatim}
310These are the other two hypertransport links.
311\begin{verbatim}
312 device pci 18.1 on end
313 device pci 18.2 on end
314 device pci 18.3 on end
315\end{verbatim}
316The 18.1 devices are, again, northbridge control for various k8 functions.
317\begin{verbatim}
318 end
319 \end{verbatim}
320That's it for the BSP I/O and HT busses. Now we begin the AP busses. Not much here.
321\begin{verbatim}
322 chip northbridge/amd/amdk8
323 device pci 19.0 on # northbridge
324 chip southbridge/amd/amd8151
325 # the on/off keyword is mandatory
326 device pci 0.0 on end
327 device pci 1.0 on end
328 end
329 end # device pci 19.0
330
331 device pci 19.0 on end
332 device pci 19.0 on end
333 device pci 19.1 on end
334 device pci 19.2 on end
335 device pci 19.3 on end
336 end
Patrick Georgi0588d192009-08-12 15:00:51 +0000337
338
339\end{verbatim}
Patrick Georgi0588d192009-08-12 15:00:51 +0000340
341\subsection{cpu socket}
Myles Watson10c41fa2009-08-13 16:02:24 +0000342The CPU socket is the key link from mainboard to its CPUs. Since many models of CPU can go in a socket, the mainboard mentions only
343the socket, and the socket, in turn, references the various model CPUs which can be plugged into it. The socket is thus the focus
344of all defines and Makefile controls for building the CPU components of a board.
Patrick Georgi0588d192009-08-12 15:00:51 +0000345
Myles Watson10c41fa2009-08-13 16:02:24 +0000346\subsubsection{ cpu/Kconfig}
347Defines variables. Current variables are:
Patrick Georgi0588d192009-08-12 15:00:51 +0000348\input{cpukconfig.tex}
Myles Watson10c41fa2009-08-13 16:02:24 +0000349Sources all Kconfig files in the vendor directories.
350\subsubsection{ cpu/Makefile.inc}
351Unconditionally sources all Makefile.inc in the vendor directories.
Patrick Georgi0588d192009-08-12 15:00:51 +0000352
Myles Watson10c41fa2009-08-13 16:02:24 +0000353\subsection{cpu/$<$vendor$>$/Kconfig}
354The only action currently taken is to source all Kconfig's in the
355subdirectories.
356\subsection{cpu/$<$vendor$>$/Makefile.inc}
357{\em Conditionally} source the socket directories.
358Example:
Patrick Georgi0588d192009-08-12 15:00:51 +0000359\begin{verbatim}
360subdirs-$(CONFIG_CPU_AMD_SOCKET_F) += socket_F
361\end{verbatim}
362.
Myles Watson10c41fa2009-08-13 16:02:24 +0000363CONFIG\_CPU\_AMD\_SOCKET\_F is set in a mainboard file.
Patrick Georgi0588d192009-08-12 15:00:51 +0000364
Myles Watson10c41fa2009-08-13 16:02:24 +0000365\subsection{cpu/$<$vendor$>$/$<$socket$>$/Kconfig}
366Set variables that relate to this {\em socket}, and {\em any models that plug into this socket}. Note that
367the socket, as much as possible, should control the models, because the models may plug into many sockets.
368Socket\_F currently sets:
Patrick Georgi0588d192009-08-12 15:00:51 +0000369\input{socketfkconfig.tex}
370
Myles Watson10c41fa2009-08-13 16:02:24 +0000371It sources only those Kconfigs that relate to this particular socket, i.e. not all possible models are sourced.
Patrick Georgi0588d192009-08-12 15:00:51 +0000372
Myles Watson10c41fa2009-08-13 16:02:24 +0000373\subsection{cpu/$<$vendor$>$/$<$model$>$/Kconfig}
Patrick Georgi0588d192009-08-12 15:00:51 +0000374CPU Model Kconfigs only set variables, We do not expect that they will source any other Kconfig. The socket Kconfig should do that
Myles Watson10c41fa2009-08-13 16:02:24 +0000375if needed.
376\subsection{cpu/$<$vendor$>$/$<$model$>$/Makefile.inc}
377The Makefile.inc {\em unconditionally} specifies drivers and objects to be included in the build. There is no conditional
378compilation at this point. IF a socket is included, it includes the models. If a model is included, it should include {em all}
379objects, because it is not possible to determine at build time what options may be needed for a given model CPU.
Patrick Georgi0588d192009-08-12 15:00:51 +0000380This Makefile.inc includes no other Makefile.inc files; any inclusion should be done in the socket Makefile.inc.
381
382\subsection{northbridge}
383\subsubsection{northbridge/Kconfig}
Myles Watson10c41fa2009-08-13 16:02:24 +0000384No variables. Source all vendor directory Kconfigs.
385\subsubsection{northbridge/Makefile.inc}
Patrick Georgi0588d192009-08-12 15:00:51 +0000386No variables. unconditionally include all vendor Makefile.inc
Myles Watson10c41fa2009-08-13 16:02:24 +0000387\subsubsection{northbridge/$<$vendor$>$/Kconfig}
388No variables. Source all chip directory Kconfigs.
389\subsubsection{northbridge/$<$vendor$>$/Makefile.inc}
390No variables. {\em Conditionally} include all chipset Makefile.inc. The variable
391is the name of the part, e.g.
Patrick Georgi0588d192009-08-12 15:00:51 +0000392\begin{verbatim}
393subdirs-$(CONFIG_NORTHBRIDGE_AMD_AMDK8) += amdk8
394\end{verbatim}
395.
Myles Watson10c41fa2009-08-13 16:02:24 +0000396\subsubsection{northbridge/$<$vendor$>$/$<$chip$>$/Kconfig}
397Typically a small number of variables. One defines the part name. Here is an example
398of the variables defined for the K8.
Patrick Georgi0588d192009-08-12 15:00:51 +0000399\begin{verbatim}
400config NORTHBRIDGE_AMD_AMDK8
Myles Watson10c41fa2009-08-13 16:02:24 +0000401 bool
402 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000403
404config AGP_APERTURE_SIZE
Myles Watson10c41fa2009-08-13 16:02:24 +0000405 hex
406 default 0x4000000
Patrick Georgi0588d192009-08-12 15:00:51 +0000407\end{verbatim}
Myles Watson10c41fa2009-08-13 16:02:24 +0000408\subsubsection{northbridge/$<$vendor$>$/$<$chip$>$/Makefile.inc}
409Typically very small set of rules, and very simple.
410Since this file is already conditionally included,
Patrick Georgi0588d192009-08-12 15:00:51 +0000411we don't need to test for the chipset CONFIG variable. We
412can therefore test other variables (which is part of the reason
413we set up conditional inclusion of this file, instead
414of unconditionally including it). Here is an example from AMD K8.
Myles Watson10c41fa2009-08-13 16:02:24 +0000415Note that we can make a variable conditional on the ACPI tables.
Patrick Georgi0588d192009-08-12 15:00:51 +0000416\begin{verbatim}
417driver-y += northbridge.o
418driver-y += misc_control.o
419obj-y += get_sblk_pci1234.o
420obj-$(CONFIG_HAVE_ACPI_TABLES) += amdk8_acpi.o
421\end{verbatim}
422
Ronald G. Minnichb5f4e772009-08-17 15:42:18 +0000423\subsection{southbridge}
424\subsubsection{southbridge/Kconfig}
425No variables. Source all vendor directory Kconfigs.
426\subsubsection{southbridge/Makefile.inc}
427No variables. {\em Unconditionally} include all vendor Makefile.inc
428\subsubsection{southbridge/$<$vendor$>$/Kconfig}
429No variables. Source all chip directory Kconfigs.
430\subsubsection{southbridge/$<$vendor$>$/Makefile.inc}
431No variables. {\em Conditionally} include all chipset Makefile.inc. The variable
432is the name of the part, e.g.
433\begin{verbatim}
434subdirs-$(CONFIG_SOUTHBRIDGE_AMD_AMD8111) += amd8111
435\end{verbatim}
436.
437\subsubsection{southbridge/$<$vendor$>$/$<$chip$>$/Kconfig}
438Typically a small number of variables. One defines the part name. Here is an example
439of the variables defined for the K8.
440\begin{verbatim}
441config SOUTHBRIDGE_AMD_AMD8111
442 bool
443 default n
Patrick Georgi0588d192009-08-12 15:00:51 +0000444
Ronald G. Minnichb5f4e772009-08-17 15:42:18 +0000445\end{verbatim}
446\subsubsection{southbridge/$<$vendor$>$/$<$chip$>$/Makefile.inc}
447Typically very small set of rules, and very simple.
448Since this file is already conditionally included,
449we don't need to test for the chipset CONFIG variable. We
450can therefore test other variables (which is part of the reason
451we set up conditional inclusion of this file, instead
452of unconditionally including it). Here is an example from AMD 8111.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000453No conditionals in this one yet.
Ronald G. Minnichb5f4e772009-08-17 15:42:18 +0000454\begin{verbatim}
455driver-y += amd8111.o
456driver-y += amd8111_usb.o
457driver-y += amd8111_lpc.o
458driver-y += amd8111_ide.o
459driver-y += amd8111_acpi.o
460driver-y += amd8111_usb2.o
461driver-y += amd8111_ac97.o
462driver-y += amd8111_nic.o
463driver-y += amd8111_pci.o
464driver-y += amd8111_smbus.o
465obj-y += amd8111_reset.o
466\end{verbatim}
Patrick Georgi0588d192009-08-12 15:00:51 +0000467
468\subsubsection{vendor and part}
469\subsection{southbridge}
470\subsubsection{vendor and part}
471\subsection{superio}
Ronald G. Minnich5f6572e2009-08-12 15:39:38 +0000472\subsection{drivers/i2c}
Myles Watson10c41fa2009-08-13 16:02:24 +0000473This is a rather special case. There are no Kconfig files or Makefile.inc files here. They are not needed.
474To compile in one of these files, name the .o directory. E.g. in serengeti\_cheetah we have:
Ronald G. Minnich5f6572e2009-08-12 15:39:38 +0000475\begin{verbatim}
476\end{verbatim}
477
Patrick Georgi0588d192009-08-12 15:00:51 +0000478\subsubsection{vendor and part}
479
480\end{document}