Angel Pons | c3f58f6 | 2020-04-05 15:46:41 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Aaron Durbin | 9a7d7bc | 2013-09-07 00:41:48 -0500 | [diff] [blame] | 2 | |
Julius Werner | 18ea2d3 | 2014-10-07 16:42:17 -0700 | [diff] [blame] | 3 | #include <soc/iomap.h> |
| 4 | #include <soc/irq.h> |
Aaron Durbin | 3bde3d7 | 2013-11-04 21:45:52 -0600 | [diff] [blame] | 5 | |
Aaron Durbin | 9a7d7bc | 2013-09-07 00:41:48 -0500 | [diff] [blame] | 6 | Scope(\) |
| 7 | { |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 8 | /* Intel Legacy Block */ |
Aaron Durbin | 3bde3d7 | 2013-11-04 21:45:52 -0600 | [diff] [blame] | 9 | OperationRegion(ILBS, SystemMemory, ILB_BASE_ADDRESS, ILB_BASE_SIZE) |
| 10 | Field (ILBS, AnyAcc, NoLock, Preserve) |
| 11 | { |
| 12 | Offset (0x8), |
| 13 | PRTA, 8, |
| 14 | PRTB, 8, |
| 15 | PRTC, 8, |
| 16 | PRTD, 8, |
| 17 | PRTE, 8, |
| 18 | PRTF, 8, |
| 19 | PRTG, 8, |
| 20 | PRTH, 8, |
| 21 | } |
Aaron Durbin | 9a7d7bc | 2013-09-07 00:41:48 -0500 | [diff] [blame] | 22 | } |
Duncan Laurie | 7fbe20b | 2013-11-04 17:00:22 -0800 | [diff] [blame] | 23 | |
Kyösti Mälkki | d06f800 | 2021-01-27 20:25:51 +0200 | [diff] [blame] | 24 | External (\TOLM, IntObj) |
| 25 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 26 | Name(_HID,EISAID("PNP0A08")) /* PCIe */ |
| 27 | Name(_CID,EISAID("PNP0A03")) /* PCI */ |
Duncan Laurie | 053bd07 | 2013-11-04 17:19:16 -0800 | [diff] [blame] | 28 | |
Duncan Laurie | 053bd07 | 2013-11-04 17:19:16 -0800 | [diff] [blame] | 29 | Name(_BBN, 0) |
| 30 | |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 31 | Name (MCRS, ResourceTemplate() |
| 32 | { |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 33 | /* Bus Numbers */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 34 | WordBusNumber (ResourceProducer, MinFixed, MaxFixed, PosDecode, |
| 35 | 0x0000, 0x0000, 0x00ff, 0x0000, 0x0100,,, PB00) |
| 36 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 37 | /* IO Region 0 */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 38 | DWordIO (ResourceProducer, MinFixed, MaxFixed, PosDecode, EntireRange, |
| 39 | 0x0000, 0x0000, 0x0cf7, 0x0000, 0x0cf8,,, PI00) |
| 40 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 41 | /* PCI Config Space */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 42 | Io (Decode16, 0x0cf8, 0x0cf8, 0x0001, 0x0008) |
| 43 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 44 | /* IO Region 1 */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 45 | DWordIO (ResourceProducer, MinFixed, MaxFixed, PosDecode, EntireRange, |
| 46 | 0x0000, 0x0d00, 0xffff, 0x0000, 0xf300,,, PI01) |
| 47 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 48 | /* VGA memory (0xa0000-0xbffff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 49 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 50 | Cacheable, ReadWrite, |
| 51 | 0x00000000, 0x000a0000, 0x000bffff, 0x00000000, |
| 52 | 0x00020000,,, ASEG) |
| 53 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 54 | /* OPROM reserved (0xc0000-0xc3fff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 55 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 56 | Cacheable, ReadWrite, |
| 57 | 0x00000000, 0x000c0000, 0x000c3fff, 0x00000000, |
| 58 | 0x00004000,,, OPR0) |
| 59 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 60 | /* OPROM reserved (0xc4000-0xc7fff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 61 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 62 | Cacheable, ReadWrite, |
| 63 | 0x00000000, 0x000c4000, 0x000c7fff, 0x00000000, |
| 64 | 0x00004000,,, OPR1) |
| 65 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 66 | /* OPROM reserved (0xc8000-0xcbfff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 67 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 68 | Cacheable, ReadWrite, |
| 69 | 0x00000000, 0x000c8000, 0x000cbfff, 0x00000000, |
| 70 | 0x00004000,,, OPR2) |
| 71 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 72 | /* OPROM reserved (0xcc000-0xcffff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 73 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 74 | Cacheable, ReadWrite, |
| 75 | 0x00000000, 0x000cc000, 0x000cffff, 0x00000000, |
| 76 | 0x00004000,,, OPR3) |
| 77 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 78 | /* OPROM reserved (0xd0000-0xd3fff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 79 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 80 | Cacheable, ReadWrite, |
| 81 | 0x00000000, 0x000d0000, 0x000d3fff, 0x00000000, |
| 82 | 0x00004000,,, OPR4) |
| 83 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 84 | /* OPROM reserved (0xd4000-0xd7fff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 85 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 86 | Cacheable, ReadWrite, |
| 87 | 0x00000000, 0x000d4000, 0x000d7fff, 0x00000000, |
| 88 | 0x00004000,,, OPR5) |
| 89 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 90 | /* OPROM reserved (0xd8000-0xdbfff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 91 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 92 | Cacheable, ReadWrite, |
| 93 | 0x00000000, 0x000d8000, 0x000dbfff, 0x00000000, |
| 94 | 0x00004000,,, OPR6) |
| 95 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 96 | /* OPROM reserved (0xdc000-0xdffff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 97 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 98 | Cacheable, ReadWrite, |
| 99 | 0x00000000, 0x000dc000, 0x000dffff, 0x00000000, |
| 100 | 0x00004000,,, OPR7) |
| 101 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 102 | /* BIOS Extension (0xe0000-0xe3fff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 103 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 104 | Cacheable, ReadWrite, |
| 105 | 0x00000000, 0x000e0000, 0x000e3fff, 0x00000000, |
| 106 | 0x00004000,,, ESG0) |
| 107 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 108 | /* BIOS Extension (0xe4000-0xe7fff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 109 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 110 | Cacheable, ReadWrite, |
| 111 | 0x00000000, 0x000e4000, 0x000e7fff, 0x00000000, |
| 112 | 0x00004000,,, ESG1) |
| 113 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 114 | /* BIOS Extension (0xe8000-0xebfff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 115 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 116 | Cacheable, ReadWrite, |
| 117 | 0x00000000, 0x000e8000, 0x000ebfff, 0x00000000, |
| 118 | 0x00004000,,, ESG2) |
| 119 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 120 | /* BIOS Extension (0xec000-0xeffff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 121 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 122 | Cacheable, ReadWrite, |
| 123 | 0x00000000, 0x000ec000, 0x000effff, 0x00000000, |
| 124 | 0x00004000,,, ESG3) |
| 125 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 126 | /* System BIOS (0xf0000-0xfffff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 127 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 128 | Cacheable, ReadWrite, |
| 129 | 0x00000000, 0x000f0000, 0x000fffff, 0x00000000, |
| 130 | 0x00010000,,, FSEG) |
| 131 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 132 | /* LPEA Memory Region (0x20000000-0x201FFFFF) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 133 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 134 | Cacheable, ReadWrite, |
| 135 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, |
Matt DeVillier | 6a7b707 | 2020-12-18 19:05:09 -0600 | [diff] [blame] | 136 | 0x00000000,,, LMEM) |
| 137 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 138 | /* PCI Memory Region (Top of memory-CONFIG_ECAM_MMCONF_BASE_ADDRESS) */ |
Kyösti Mälkki | 639cc9c | 2021-02-01 13:57:45 +0200 | [diff] [blame] | 139 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
Matt DeVillier | 6a7b707 | 2020-12-18 19:05:09 -0600 | [diff] [blame] | 140 | Cacheable, ReadWrite, |
| 141 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, |
| 142 | 0x00000000,,, PMEM) |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 143 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 144 | /* TPM Area (0xfed40000-0xfed44fff) */ |
Martin Roth | 6149233 | 2015-11-23 10:38:10 -0700 | [diff] [blame] | 145 | DWordMemory (ResourceProducer, PosDecode, MinFixed, MaxFixed, |
| 146 | Cacheable, ReadWrite, |
| 147 | 0x00000000, 0xfed40000, 0xfed44fff, 0x00000000, |
| 148 | 0x00005000,,, TPMR) |
| 149 | }) |
| 150 | |
Duncan Laurie | 053bd07 | 2013-11-04 17:19:16 -0800 | [diff] [blame] | 151 | Method (_CRS, 0, Serialized) |
| 152 | { |
Duncan Laurie | 053bd07 | 2013-11-04 17:19:16 -0800 | [diff] [blame] | 153 | |
Matt DeVillier | 6a7b707 | 2020-12-18 19:05:09 -0600 | [diff] [blame] | 154 | /* Update LPEA resource area */ |
| 155 | CreateDWordField (MCRS, ^LMEM._MIN, LMIN) |
| 156 | CreateDWordField (MCRS, ^LMEM._MAX, LMAX) |
| 157 | CreateDWordField (MCRS, ^LMEM._LEN, LLEN) |
Felix Singer | 7b8ac00 | 2022-12-26 08:45:56 +0100 | [diff] [blame] | 158 | If (LPFW != Zero && LPEN == 1) |
Matt DeVillier | 6a7b707 | 2020-12-18 19:05:09 -0600 | [diff] [blame] | 159 | { |
Felix Singer | 476fe6a | 2022-12-12 07:30:07 +0100 | [diff] [blame] | 160 | LMIN = LPFW |
| 161 | LLEN = 0x00100000 |
Felix Singer | 7b8ac00 | 2022-12-26 08:45:56 +0100 | [diff] [blame] | 162 | LMAX = LMIN + LLEN - 1 |
Matt DeVillier | 6a7b707 | 2020-12-18 19:05:09 -0600 | [diff] [blame] | 163 | } |
| 164 | Else |
| 165 | { |
Felix Singer | 476fe6a | 2022-12-12 07:30:07 +0100 | [diff] [blame] | 166 | LMIN = Zero |
| 167 | LMAX = Zero |
| 168 | LLEN = Zero |
Matt DeVillier | 6a7b707 | 2020-12-18 19:05:09 -0600 | [diff] [blame] | 169 | } |
| 170 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 171 | /* Update PCI resource area */ |
Matt DeVillier | 6a7b707 | 2020-12-18 19:05:09 -0600 | [diff] [blame] | 172 | CreateDWordField (MCRS, ^PMEM._MIN, PMIN) |
| 173 | CreateDWordField (MCRS, ^PMEM._MAX, PMAX) |
| 174 | CreateDWordField (MCRS, ^PMEM._LEN, PLEN) |
Duncan Laurie | 053bd07 | 2013-11-04 17:19:16 -0800 | [diff] [blame] | 175 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 176 | /* TOLM is BMBOUND accessible from IOSF so is saved in NVS */ |
Felix Singer | 476fe6a | 2022-12-12 07:30:07 +0100 | [diff] [blame] | 177 | PMIN = \TOLM |
| 178 | PMAX = CONFIG_ECAM_MMCONF_BASE_ADDRESS - 1 |
Felix Singer | 4bbd807 | 2022-12-12 01:27:55 +0100 | [diff] [blame] | 179 | PLEN = PMAX - PMIN + 1 |
Duncan Laurie | 053bd07 | 2013-11-04 17:19:16 -0800 | [diff] [blame] | 180 | |
| 181 | Return (MCRS) |
| 182 | } |
| 183 | |
Duncan Laurie | 7fbe20b | 2013-11-04 17:00:22 -0800 | [diff] [blame] | 184 | /* Device Resource Consumption */ |
| 185 | Device (PDRC) |
| 186 | { |
| 187 | Name (_HID, EISAID("PNP0C02")) |
| 188 | Name (_UID, 1) |
| 189 | |
| 190 | Name (PDRS, ResourceTemplate() { |
| 191 | Memory32Fixed(ReadWrite, ABORT_BASE_ADDRESS, ABORT_BASE_SIZE) |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 192 | Memory32Fixed(ReadWrite, CONFIG_ECAM_MMCONF_BASE_ADDRESS, CONFIG_ECAM_MMCONF_LENGTH) |
Duncan Laurie | 7fbe20b | 2013-11-04 17:00:22 -0800 | [diff] [blame] | 193 | Memory32Fixed(ReadWrite, PMC_BASE_ADDRESS, PMC_BASE_SIZE) |
Duncan Laurie | 7fbe20b | 2013-11-04 17:00:22 -0800 | [diff] [blame] | 194 | Memory32Fixed(ReadWrite, ILB_BASE_ADDRESS, ILB_BASE_SIZE) |
| 195 | Memory32Fixed(ReadWrite, SPI_BASE_ADDRESS, SPI_BASE_SIZE) |
| 196 | Memory32Fixed(ReadWrite, MPHY_BASE_ADDRESS, MPHY_BASE_SIZE) |
| 197 | Memory32Fixed(ReadWrite, PUNIT_BASE_ADDRESS, PUNIT_BASE_SIZE) |
| 198 | Memory32Fixed(ReadWrite, RCBA_BASE_ADDRESS, RCBA_BASE_SIZE) |
Duncan Laurie | 7fbe20b | 2013-11-04 17:00:22 -0800 | [diff] [blame] | 199 | }) |
| 200 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 201 | /* Current Resource Settings */ |
Duncan Laurie | 7fbe20b | 2013-11-04 17:00:22 -0800 | [diff] [blame] | 202 | Method (_CRS, 0, Serialized) |
| 203 | { |
| 204 | Return(PDRS) |
| 205 | } |
| 206 | } |
Duncan Laurie | 93966e8 | 2013-11-04 17:28:19 -0800 | [diff] [blame] | 207 | |
| 208 | Method (_OSC, 4) |
| 209 | { |
| 210 | /* Check for proper GUID */ |
Felix Singer | 26c7672 | 2022-12-11 21:15:05 +0100 | [diff] [blame] | 211 | If (Arg0 == ToUUID("33DB4D5B-1FF7-401C-9657-7441C03DD766")) |
Duncan Laurie | 93966e8 | 2013-11-04 17:28:19 -0800 | [diff] [blame] | 212 | { |
| 213 | /* Let OS control everything */ |
| 214 | Return (Arg3) |
| 215 | } |
| 216 | Else |
| 217 | { |
| 218 | /* Unrecognized UUID */ |
| 219 | CreateDWordField (Arg3, 0, CDW1) |
Felix Singer | 86bc2e7 | 2022-12-16 04:40:39 +0100 | [diff] [blame] | 220 | CDW1 |= 4 |
Duncan Laurie | 93966e8 | 2013-11-04 17:28:19 -0800 | [diff] [blame] | 221 | Return (Arg3) |
| 222 | } |
| 223 | } |
Aaron Durbin | 3bde3d7 | 2013-11-04 21:45:52 -0600 | [diff] [blame] | 224 | |
Duncan Laurie | 2e65796 | 2013-12-13 16:43:11 -0800 | [diff] [blame] | 225 | /* IOSF MBI Interface for kernel access */ |
| 226 | Device (IOSF) |
| 227 | { |
| 228 | Name (_HID, "INT33BD") |
| 229 | Name (_CID, "INT33BD") |
| 230 | Name (_UID, 1) |
| 231 | |
| 232 | Name (RBUF, ResourceTemplate () |
| 233 | { |
| 234 | /* MCR / MDR / MCRX */ |
| 235 | Memory32Fixed (ReadWrite, 0, 12, RBAR) |
| 236 | }) |
| 237 | |
| 238 | Method (_CRS) |
| 239 | { |
| 240 | CreateDwordField (^RBUF, ^RBAR._BAS, RBAS) |
Felix Singer | 476fe6a | 2022-12-12 07:30:07 +0100 | [diff] [blame] | 241 | RBAS = CONFIG_ECAM_MMCONF_BASE_ADDRESS + 0xD0 |
Duncan Laurie | 2e65796 | 2013-12-13 16:43:11 -0800 | [diff] [blame] | 242 | Return (^RBUF) |
| 243 | } |
| 244 | } |
| 245 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 246 | /* LPC Bridge 0:1f.0 */ |
Aaron Durbin | 3bde3d7 | 2013-11-04 21:45:52 -0600 | [diff] [blame] | 247 | #include "lpc.asl" |
| 248 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 249 | /* USB XHCI 0:14.0 */ |
Duncan Laurie | 3f94a74 | 2014-01-14 14:59:28 -0800 | [diff] [blame] | 250 | #include "xhci.asl" |
| 251 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 252 | /* IRQ routing for each PCI device */ |
Aaron Durbin | 3bde3d7 | 2013-11-04 21:45:52 -0600 | [diff] [blame] | 253 | #include "irqroute.asl" |
Duncan Laurie | bb0d1ea | 2013-12-03 10:00:20 -0800 | [diff] [blame] | 254 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 255 | /* PCI Express Ports 0:1c.x */ |
Ted Kuo | 6ecaf65 | 2014-09-16 15:31:21 +0800 | [diff] [blame] | 256 | #include "pcie.asl" |
| 257 | |
Duncan Laurie | 430bf0d | 2013-12-10 14:37:42 -0800 | [diff] [blame] | 258 | Scope (\_SB) |
| 259 | { |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 260 | /* GPIO Devices */ |
Duncan Laurie | 430bf0d | 2013-12-10 14:37:42 -0800 | [diff] [blame] | 261 | #include "gpio.asl" |
Matt DeVillier | e34a770 | 2017-01-09 01:35:48 -0600 | [diff] [blame] | 262 | } |
Duncan Laurie | 430bf0d | 2013-12-10 14:37:42 -0800 | [diff] [blame] | 263 | |
Matt DeVillier | e34a770 | 2017-01-09 01:35:48 -0600 | [diff] [blame] | 264 | Scope (\_SB.PCI0) |
| 265 | { |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 266 | /* LPSS Devices */ |
Duncan Laurie | 430bf0d | 2013-12-10 14:37:42 -0800 | [diff] [blame] | 267 | #include "lpss.asl" |
| 268 | |
Angel Pons | 26b49cc | 2020-07-07 17:17:51 +0200 | [diff] [blame] | 269 | /* SCC Devices */ |
Duncan Laurie | 430bf0d | 2013-12-10 14:37:42 -0800 | [diff] [blame] | 270 | #include "scc.asl" |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 271 | |
Matt DeVillier | 21a9bf8 | 2020-12-18 19:33:46 -0600 | [diff] [blame] | 272 | /* LPE Device */ |
Shawn Nematbakhsh | 51d787a | 2014-01-16 17:52:21 -0800 | [diff] [blame] | 273 | #include "lpe.asl" |
Duncan Laurie | 430bf0d | 2013-12-10 14:37:42 -0800 | [diff] [blame] | 274 | } |
Matt DeVillier | c6589ae | 2020-11-28 13:17:54 -0600 | [diff] [blame] | 275 | |
| 276 | /* Integrated graphics 0:2.0 */ |
| 277 | #include <drivers/intel/gma/acpi/gfx.asl> |