blob: b3378ba42855baaa63576c396d961cecf81c622c [file] [log] [blame]
Angel Pons7544e2f2020-04-03 01:23:10 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Dennis Wassenbergbd105162015-09-10 12:20:58 +02002
Felix Held972d9f22022-02-23 16:32:20 +01003#include <arch/hpet.h>
Arthur Heymansfa5d0f82019-11-12 19:11:50 +01004#include <bootblock_common.h>
Dennis Wassenbergbd105162015-09-10 12:20:58 +02005#include <stdint.h>
Kyösti Mälkki3855c012019-03-03 08:45:19 +02006#include <device/pnp_ops.h>
Dennis Wassenbergbd105162015-09-10 12:20:58 +02007#include <device/pnp.h>
8#include <northbridge/intel/sandybridge/raminit.h>
9#include <northbridge/intel/sandybridge/raminit_native.h>
10#include <northbridge/intel/sandybridge/sandybridge.h>
11#include <southbridge/intel/bd82x6x/pch.h>
12#include <superio/ite/it8783ef/it8783ef.h>
13#include <superio/ite/common/ite.h>
14
Arthur Heymansfa5d0f82019-11-12 19:11:50 +010015void bootblock_mainboard_early_init(void)
Dennis Wassenbergbd105162015-09-10 12:20:58 +020016{
17 const pnp_devfn_t dev = PNP_DEV(0x2e, IT8783EF_GPIO);
18
19 pnp_enter_conf_state(dev);
20 pnp_set_logical_device(dev);
21
22 pnp_write_config(dev, 0x23, ITE_UART_CLK_PREDIVIDE_24);
23
24 /* Switch multi function for UART4 */
25 pnp_write_config(dev, 0x2a, 0x04);
26 /* Switch multi function for UART3 */
27 pnp_write_config(dev, 0x2c, 0x13);
28
29 /* No GPIOs used: Clear any output / pull-up that's set by default */
30 pnp_write_config(dev, 0xb8, 0x00);
31 pnp_write_config(dev, 0xc0, 0x00);
32 pnp_write_config(dev, 0xc3, 0x00);
33 pnp_write_config(dev, 0xc8, 0x00);
34 pnp_write_config(dev, 0xcb, 0x00);
35 pnp_write_config(dev, 0xef, 0x00);
36
37 pnp_exit_conf_state(dev);
38}
39
40void mainboard_fill_pei_data(struct pei_data *const pei_data)
41{
42 const struct pei_data pei_data_template = {
43 .pei_version = PEI_VERSION,
Angel Ponsd9e58dc2021-01-20 01:22:20 +010044 .mchbar = CONFIG_FIXED_MCHBAR_MMIO_BASE,
45 .dmibar = CONFIG_FIXED_DMIBAR_MMIO_BASE,
46 .epbar = CONFIG_FIXED_EPBAR_MMIO_BASE,
Shelley Chen4e9bb332021-10-20 15:43:45 -070047 .pciexbar = CONFIG_ECAM_MMCONF_BASE_ADDRESS,
Angel Ponsb21bffa2020-07-03 01:02:28 +020048 .smbusbar = CONFIG_FIXED_SMBUS_IO_BASE,
Dennis Wassenbergbd105162015-09-10 12:20:58 +020049 .wdbbar = 0x4000000,
50 .wdbsize = 0x1000,
Felix Held972d9f22022-02-23 16:32:20 +010051 .hpet_address = HPET_BASE_ADDRESS,
Angel Pons92717ff2020-09-14 16:22:22 +020052 .rcba = (uintptr_t)DEFAULT_RCBA,
Dennis Wassenbergbd105162015-09-10 12:20:58 +020053 .pmbase = DEFAULT_PMBASE,
54 .gpiobase = DEFAULT_GPIOBASE,
55 .thermalbase = 0xfed08000,
56 .system_type = 0, // 0 Mobile, 1 Desktop/Server
57 .tseg_size = CONFIG_SMM_TSEG_SIZE,
58 .spd_addresses = { 0xA0, 0xA2, 0xA4, 0xA6 },
59 .ts_addresses = { 0x00, 0x00, 0x00, 0x00 },
60 .ec_present = 1,
61 .gbe_enable = 1,
62 .ddr3lv_support = 0,
Dennis Wassenbergbd105162015-09-10 12:20:58 +020063 .max_ddr3_freq = 1600,
64 .usb_port_config = {
65 /* Enabled / OC PIN / Length */
66 { 1, 0, 0x0080 }, /* P00: 1st (left) USB3 (OC #0) */
67 { 1, 0, 0x0080 }, /* P01: 2nd (left) USB3 (OC #0) */
68 { 1, 1, 0x0080 }, /* P02: 1st Multibay USB3 (OC #1) */
69 { 1, 1, 0x0080 }, /* P03: 2nd Multibay USB3 (OC #1) */
70 { 1, 8, 0x0040 }, /* P04: MiniPCIe 1 USB2 (no OC) */
71 { 1, 8, 0x0040 }, /* P05: MiniPCIe 2 USB2 (no OC) */
72 { 1, 8, 0x0040 }, /* P06: USB Hub x4 USB2 (no OC) */
73 { 1, 8, 0x0040 }, /* P07: MiniPCIe 4 USB2 (no OC) */
74 { 1, 8, 0x0080 }, /* P08: SD card reader USB2 (no OC) */
75 { 1, 4, 0x0080 }, /* P09: 3rd (right) USB2 (OC #4) */
76 { 1, 5, 0x0040 }, /* P10: 4th (right) USB2 (OC #5) */
77 { 1, 8, 0x0040 }, /* P11: 3rd Multibay USB2 (no OC) */
78 { 1, 8, 0x0080 }, /* P12: misc internal USB2 (no OC) */
79 { 1, 6, 0x0080 }, /* P13: misc internal USB2 (OC #6) */
80 },
81 .usb3 = {
82 .mode = 3, /* Smart Auto? */
83 .hs_port_switch_mask = 0xf, /* All four ports. */
84 .preboot_support = 1, /* preOS driver? */
85 .xhci_streams = 1, /* Enable. */
86 },
87 .pcie_init = 1,
88 };
89 *pei_data = pei_data_template;
90}
91
92const struct southbridge_usb_port mainboard_usb_ports[] = {
93 /* Enabled / Power / OC PIN */
94 { 1, 1, 0 }, /* P00: 1st (left) USB3 (OC #0) */
95 { 1, 1, 0 }, /* P01: 2nd (left) USB3 (OC #0) */
96 { 1, 1, 1 }, /* P02: 1st Multibay USB3 (OC #1) */
97 { 1, 1, 1 }, /* P03: 2nd Multibay USB3 (OC #1) */
98 { 1, 0, 8 }, /* P04: MiniPCIe 1 USB2 (no OC) */
99 { 1, 0, 8 }, /* P05: MiniPCIe 2 USB2 (no OC) */
100 { 1, 0, 8 }, /* P06: USB Hub x4 USB2 (no OC) */
101 { 1, 0, 8 }, /* P07: MiniPCIe 4 USB2 (no OC) */
102 { 1, 1, 8 }, /* P08: SD card reader USB2 (no OC) */
103 { 1, 1, 4 }, /* P09: 3rd (right) USB2 (OC #4) */
104 { 1, 0, 5 }, /* P10: 4th (right) USB2 (OC #5) */
105 { 1, 0, 8 }, /* P11: 3rd Multibay USB2 (no OC) */
106 { 1, 1, 8 }, /* P12: misc internal USB2 (no OC) */
107 { 1, 1, 6 }, /* P13: misc internal USB2 (OC #6) */
108};
109
110void mainboard_get_spd(spd_raw_data *spd, bool id_only)
111{
112 read_spd(&spd[0], 0x50, id_only);
113 read_spd(&spd[1], 0x51, id_only);
114 read_spd(&spd[2], 0x52, id_only);
115 read_spd(&spd[3], 0x53, id_only);
116}