blob: b7e8917118776db9fecef62036c708a3d5810e19 [file] [log] [blame]
Peter Stugedad1e302008-11-22 17:13:36 +00001/*
2 * This file is part of msrtool.
3 *
4 * Copyright (c) 2008 Peter Stuge <peter@stuge.se>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Peter Stugedad1e302008-11-22 17:13:36 +000014 */
15
16#include "msrtool.h"
17
Anton Kochkov59b36f12012-07-21 07:29:48 +040018int geodelx_probe(const struct targetdef *target, const struct cpuid_t *id) {
Peter Stuge46c920e2009-11-25 02:25:37 +000019 return 5 == id->family && 10 == id->model;
Peter Stugedad1e302008-11-22 17:13:36 +000020}
21
22const struct msrdef geodelx_msrs[] = {
Nathan Williams226280c2009-11-26 13:54:40 +000023 { 0x20000018, MSRTYPE_RDWR, MSR2(0x10071007, 0x40), "MC_CF07_DATA", "Refresh and SDRAM Program", {
24 { 63, 4, "D1_SZ", "DIMM1 Size", PRESENT_BIN, {
25 { MSR1(0), "Reserved" },
26 { MSR1(1), "8 MB" },
27 { MSR1(2), "16 MB" },
28 { MSR1(3), "32 MB" },
29 { MSR1(4), "64 MB" },
30 { MSR1(5), "128 MB" },
31 { MSR1(6), "256 MB" },
32 { MSR1(7), "512 MB" },
33 { MSR1(8), "1 GB" },
34 { MSR1(9), "Reserved" },
35 { MSR1(10), "Reserved" },
36 { MSR1(11), "Reserved" },
37 { MSR1(12), "Reserved" },
38 { MSR1(13), "Reserved" },
39 { MSR1(14), "Reserved" },
40 { MSR1(15), "Reserved" },
41 { BITVAL_EOT }
42 }},
43 { 59, 3, RESERVED },
44 { 56, 1, "D1_MB", "DIMM1 Module Banks", PRESENT_BIN, {
45 { MSR1(0), "1 Module bank" },
46 { MSR1(1), "2 Module banks" },
47 { BITVAL_EOT }
48 }},
49 { 55, 3, RESERVED },
50 { 52, 1, "D1_CB", "DIMM1 Component Banks", PRESENT_BIN, {
51 { MSR1(0), "2 Component banks" },
52 { MSR1(1), "4 Component banks" },
53 { BITVAL_EOT }
54 }},
55 { 51, 1, RESERVED },
56 { 50, 3, "D1_PSZ", "DIMM1 Page Size", PRESENT_BIN, {
57 { MSR1(0), "1 KB" },
58 { MSR1(1), "2 KB" },
59 { MSR1(2), "4 KB" },
60 { MSR1(3), "8 KB" },
61 { MSR1(4), "16 KB" },
62 { MSR1(5), "32 KB" },
63 { MSR1(6), "Reserved" },
64 { MSR1(7), "DIMM1 Not Installed" },
65 { BITVAL_EOT }
66 }},
67 { 47, 4, "D0_SZ", "DIMM0 Size", PRESENT_BIN, {
68 { MSR1(0), "Reserved" },
69 { MSR1(1), "8 MB" },
70 { MSR1(2), "16 MB" },
71 { MSR1(3), "32 MB" },
72 { MSR1(4), "64 MB" },
73 { MSR1(5), "128 MB" },
74 { MSR1(6), "256 MB" },
75 { MSR1(7), "512 MB" },
76 { MSR1(8), "1 GB" },
77 { MSR1(9), "Reserved" },
78 { MSR1(10), "Reserved" },
79 { MSR1(11), "Reserved" },
80 { MSR1(12), "Reserved" },
81 { MSR1(13), "Reserved" },
82 { MSR1(14), "Reserved" },
83 { MSR1(15), "Reserved" },
84 { BITVAL_EOT }
85 }},
86 { 43, 3, RESERVED },
87 { 40, 1, "D0_MB", "DIMM0 Module Banks", PRESENT_BIN, {
88 { MSR1(0), "1 Module bank" },
89 { MSR1(1), "2 Module banks" },
90 { BITVAL_EOT }
91 }},
92 { 39, 3, RESERVED },
93 { 36, 1, "D0_CB", "DIMM0 Component Banks", PRESENT_BIN, {
94 { MSR1(0), "2 Component banks" },
95 { MSR1(1), "4 Component banks" },
96 { BITVAL_EOT }
97 }},
98 { 35, 1, RESERVED },
99 { 34, 3, "D0_PSZ", "DIMM0 Page Size", PRESENT_BIN, {
100 { MSR1(0), "1 KB" },
101 { MSR1(1), "2 KB" },
102 { MSR1(2), "4 KB" },
103 { MSR1(3), "8 KB" },
104 { MSR1(4), "16 KB" },
105 { MSR1(5), "32 KB" },
106 { MSR1(6), "Reserved" },
107 { MSR1(7), "DIMM0 Not Installed" },
108 { BITVAL_EOT }
109 }},
110 { 31, 2, RESERVED },
111 { 29, 2, "MSR_BA", "Mode Register Set Bank Address", PRESENT_BIN, {
112 { MSR1(0), "Program the DIMM Mode Register" },
113 { MSR1(1), "Program the DIMM Extended Mode Register" },
114 { MSR1(2), "Reserved" },
115 { MSR1(3), "Reserved" },
116 { BITVAL_EOT }
117 }},
118 { 27, 1, "RST_DLL", "Mode Register Reset DLL", PRESENT_BIN, {
119 { MSR1(0), "Do not reset DLL" },
120 { MSR1(1), "Reset DLL" },
121 { BITVAL_EOT }
122 }},
123 { 26, 1, "EMR_QFC", "Extended Mode Register FET Control", PRESENT_BIN, {
124 { MSR1(0), "Enable" },
125 { MSR1(1), "Disable" },
126 { BITVAL_EOT }
127 }},
128 { 25, 1, "EMR_DRV", "Extended Mode Register Drive Strength Control", PRESENT_BIN, {
129 { MSR1(0), "Normal" },
130 { MSR1(1), "Reduced" },
131 { BITVAL_EOT }
132 }},
133 { 24, 1, "EMR_DLL", "Extended Mode Register DLL", PRESENT_BIN, {
134 { MSR1(0), "Enable" },
135 { MSR1(1), "Disable" },
136 { BITVAL_EOT }
137 }},
138 { 23, 16, "REF_INT", "Refresh Interval", PRESENT_DEC, NOBITS },
139 { 7, 4, "REF_STAG", "Refresh Staggering", PRESENT_DEC, NOBITS },
140 { 3, 1, "REF_TST", "Test Refresh", PRESENT_BIN, NOBITS },
141 { 2, 1, RESERVED },
142 { 1, 1, "SOFT_RST", "Software Reset", PRESENT_BIN, NOBITS },
143 { 0, 1, "PROG_DRAM", "Program Mode Register in SDRAM", PRESENT_BIN, NOBITS },
144 { BITS_EOT }
145 }},
146 { 0x20000019, MSRTYPE_RDWR, MSR2(0x18000008, 0x287337a3), "MC_CF8F_DATA", "Timing and Mode Program", {
147 { 63, 8, "STALE_REQ", "GLIU Max Stale Request Count", PRESENT_DEC, NOBITS },
148 { 55, 3, RESERVED },
149 { 52, 2, "XOR_BIT_SEL", "XOR Bit Select", PRESENT_BIN, {
150 { MSR1(0), "ADDR[18]" },
151 { MSR1(1), "ADDR[19]" },
152 { MSR1(2), "ADDR[20]" },
153 { MSR1(3), "ADDR[21]" },
154 { BITVAL_EOT }
155 }},
156 { 50, 1, "XOR_MB0", "XOR MB0 Enable", PRESENT_BIN, {
157 { MSR1(0), "Disabled" },
158 { MSR1(1), "Enabled" },
159 { BITVAL_EOT }
160 }},
161 { 49, 1, "XOR_BA1", "XOR BA1 Enable", PRESENT_BIN, {
162 { MSR1(0), "Disabled" },
163 { MSR1(1), "Enabled" },
164 { BITVAL_EOT }
165 }},
166 { 48, 1, "XOR_BA0", "XOR BA0 Enable", PRESENT_BIN, {
167 { MSR1(0), "Disabled" },
168 { MSR1(1), "Enabled" },
169 { BITVAL_EOT }
170 }},
171 { 47, 6, RESERVED },
172 { 41, 1, "TRUNC_DIS", "Burst Truncate Disable", PRESENT_BIN, {
173 { MSR1(0), "Bursts Enabled" },
174 { MSR1(1), "Bursts Disabled" },
175 { BITVAL_EOT }
176 }},
177 { 40, 1, "REORDER_DIS", "Reorder Disable", PRESENT_BIN, {
178 { MSR1(0), "Reordering Enabled" },
179 { MSR1(1), "Reordering Disabled" },
180 { BITVAL_EOT }
181 }},
182 { 39, 6, RESERVED },
183 { 33, 1, "HOI_LOI", "High / Low Order Interleave Select", PRESENT_BIN, {
184 { MSR1(0), "Low Order Interleave" },
185 { MSR1(1), "High Order Interleave" },
186 { BITVAL_EOT }
187 }},
188 { 32, 1, RESERVED },
189 { 31, 1, "THZ_DLY", "tHZ Delay", PRESENT_BIN, NOBITS },
190 { 30, 3, "CAS_LAT", "Read CAS Latency", PRESENT_BIN, {
191 { MSR1(0), "Reserved" },
192 { MSR1(1), "Reserved" },
193 { MSR1(2), "2" },
194 { MSR1(3), "3" },
195 { MSR1(4), "4" },
196 { MSR1(5), "1.5" },
197 { MSR1(6), "2.5" },
198 { MSR1(7), "3.5" },
199 { BITVAL_EOT }
200 }},
201 { 27, 4, "ACT2ACTREF", "ACT to ACT/REF Period. tRC", PRESENT_DEC, NOBITS },
202 { 23, 4, "ACT2PRE", "ACT to PRE Period. tRAS", PRESENT_DEC, NOBITS },
203 { 19, 1, RESERVED },
204 { 18, 3, "PRE2ACT", "PRE to ACT Period. tRP", PRESENT_DEC, NOBITS },
205 { 15, 1, RESERVED },
206 { 14, 3, "ACT2CMD", "Delay Time from ACT to Read/Write. tRCD", PRESENT_DEC, NOBITS },
207 { 11, 4, "ACT2ACT", "ACT(0) to ACT(1) Period. tRRD", PRESENT_DEC, NOBITS },
208 { 7, 2, "DPLWR", "Data-in to PRE Period. tDPLW", PRESENT_DEC, {
209 { MSR1(0), "Invalid value" },
210 { MSR1(1), "1" },
211 { MSR1(2), "2" },
212 { MSR1(3), "3" },
213 { BITVAL_EOT }
214 }},
215 { 5, 2, "DPLRD", "Data-in to PRE Period. tDPLR", PRESENT_DEC, {
216 { MSR1(0), "Invalid value" },
217 { MSR1(1), "1" },
218 { MSR1(2), "2" },
219 { MSR1(3), "3" },
220 { BITVAL_EOT }
221 }},
222 { 3, 4, RESERVED },
223 { BITS_EOT }
224 }},
225 { 0x2000001a, MSRTYPE_RDWR, MSR2(0, 0x11080001), "MC_CF1017_DATA", "Feature Enables", {
226 { 63, 34, RESERVED },
227 { 29, 2, "WR_TO_RD", "Write to Read Delay. tWTR", PRESENT_DEC, NOBITS },
228 { 27, 1, RESERVED },
229 { 26, 3, "RD_TMG_CTL", "Read Timing Control", PRESENT_DEC, NOBITS },
230 { 23, 3, RESERVED },
231 { 20, 5, "REF2ACT", "Refresh to Activate Delay. tRFC", PRESENT_DEC, NOBITS },
232 { 15, 8, "PM1_UP_DLY", "PMode1 Up Delay", PRESENT_DEC, NOBITS },
233 { 7, 5, RESERVED },
234 { 2, 3, "WR2DAT", "Write Command to Data Latency", PRESENT_DEC, {
235 { MSR1(0), "No delay" },
236 { MSR1(1), "1-clock delay for unbuffered DIMMs" },
237 { MSR1(2), "2-clock delay" },
238 { MSR1(3), "Invalid value" },
239 { BITVAL_EOT }
240 }},
241 { BITS_EOT }
242 }},
243 { 0x2000001b, MSRTYPE_RDONLY, MSR2(0, 0), "MC_CFPERF_CNT1", "Performance Counters", {
244 { 63, 32, "CNT0", "Counter 0", PRESENT_DEC, NOBITS },
245 { 31, 32, "CNT1", "Counter 1", PRESENT_DEC, NOBITS },
246 { BITS_EOT }
247 }},
248 { 0x2000001c, MSRTYPE_RDWR, MSR2(0, 0x00ff00ff), "MC_PERFCNT2", "Counter and CAS Control", {
249 { 63, 28, RESERVED },
250 { 35, 1, "STOP_CNT1", "Stop Counter 1", PRESENT_DEC, NOBITS },
251 { 34, 1, "RST_CNT1", "Reset Counter 1", PRESENT_DEC, NOBITS },
252 { 33, 1, "STOP_CNT0", "Stop Counter 0", PRESENT_DEC, NOBITS },
253 { 32, 1, "RST_CNT0", "Reset Counter 0", PRESENT_DEC, NOBITS },
254 { 31, 32, RESERVED },
255 { BITS_EOT }
256 }},
257 { 0x2000001d, MSRTYPE_RDWR, MSR2(0, 0x1300), "MC_CFCLK_DBUG", "Clocking and Debug", {
258 { 63, 29, RESERVED },
259 { 34, 1, "B2B_DIS", "Back-to-Back Command Disable", PRESENT_BIN, {
260 { MSR1(0), "Allow back-to-back commands" },
261 { MSR1(1), "Disable back-to-back commands" },
262 { BITVAL_EOT }
263 }},
264 { 33, 1, "MTEST_RBEX_EN", "MTEST RBEX Enable", PRESENT_BIN, {
265 { MSR1(0), "Disable" },
266 { MSR1(1), "Enable" },
267 { BITVAL_EOT }
268 }},
269 { 32, 1, "MTEST_EN", "MTEST Enable", PRESENT_BIN, {
270 { MSR1(0), "Disable" },
271 { MSR1(1), "Enable" },
272 { BITVAL_EOT }
273 }},
274 { 31, 15, RESERVED },
275 { 16, 1, "FORCE_PRE", "Force Precharge-all", PRESENT_BIN, {
276 { MSR1(0), "Disable" },
277 { MSR1(1), "Enable" },
278 { BITVAL_EOT }
279 }},
280 { 15, 3, RESERVED },
281 { 12, 1, "TRISTATE_DIS", "TRI-STATE Disable", PRESENT_BIN, {
282 { MSR1(0), "Tri-stating enabled" },
283 { MSR1(1), "Tri-stating disabled" },
284 { BITVAL_EOT }
285 }},
286 { 11, 2, RESERVED },
287 { 9, 1, "MASK_CKE1", "CKE1 Mask", PRESENT_BIN, {
288 { MSR1(0), "CKE1 output enable unmasked" },
289 { MSR1(1), "CKE1 output enable masked" },
290 { BITVAL_EOT }
291 }},
292 { 8, 1, "MASK_CKE0", "CKE0 Mask", PRESENT_BIN, {
293 { MSR1(0), "CKE0 output enable unmasked" },
294 { MSR1(1), "CKE0 output enable masked" },
295 { BITVAL_EOT }
296 }},
297 { 7, 1, "CNTL_MSK1", "Control Mask 1", PRESENT_BIN, {
298 { MSR1(0), "DIMM1 CAS1# RAS1# WE1# CS[3:2]# output enable unmasked" },
299 { MSR1(1), "DIMM1 CAS1# RAS1# WE1# CS[3:2]# output enable masked" },
300 { BITVAL_EOT }
301 }},
302 { 6, 1, "CNTL_MSK0", "Control Mask 0", PRESENT_BIN, {
303 { MSR1(0), "DIMM0 CAS0# RAS0# WE0# CS[1:0]# output enable unmasked" },
304 { MSR1(1), "DIMM0 CAS0# RAS0# WE0# CS[1:0]# output enable masked" },
305 { BITVAL_EOT }
306 }},
307 { 5, 1, "ADRS_MSK", "Address Mask", PRESENT_BIN, {
308 { MSR1(0), "MA and BA output enable unmasked" },
309 { MSR1(1), "MA and BA output enable masked" },
310 { BITVAL_EOT }
311 }},
312 { 4, 5, RESERVED },
313 { BITS_EOT }
314 }},
Peter Stugedad1e302008-11-22 17:13:36 +0000315 { 0x4c00000f, MSRTYPE_RDWR, MSR2(0, 0), "GLCP_DELAY_CONTROLS", "GLCP I/O Delay Controls", {
316 { 63, 1, "EN", "Enable", PRESENT_DEC, {
317 { MSR1(0), "Use default values" },
318 { MSR1(1), "Use value in bits [62:0]" },
319 { BITVAL_EOT }
320 }},
321 { 62, 1, "B_DQ", "Buffer Control for DQ DQS DQM TLA drive", PRESENT_DEC, {
322 { MSR1(1), "Half power" },
323 { MSR1(0), "Quarter power" },
324 { BITVAL_EOT }
325 }},
326 { 61, 1, "B_CMD", "Buffer Control for RAS CAS CKE CS WE drive", PRESENT_DEC, {
327 { MSR1(1), "Half power" },
328 { MSR1(0), "Quarter power" },
329 { BITVAL_EOT }
330 }},
331 { 60, 1, "B_MA", "Buffer Control for MA BA drive", PRESENT_DEC, {
332 { MSR1(0), "Half power" },
333 { MSR1(1), "Full power" },
334 { BITVAL_EOT }
335 }},
336 { 59, 1, "SDCLK_SET", "SDCLK Setup", PRESENT_DEC, {
337 { MSR1(0), "Full SDCLK setup" },
338 { MSR1(1), "Half SDCLK setup for control signals" },
339 { BITVAL_EOT }
340 }},
341 { 58, 3, "DDR_RLE", "DDR read latch enable position", PRESENT_DEC, NOBITS },
342 { 55, 1, "SDCLK_DIS", "SDCLK disable [1,3,5]", PRESENT_DEC, {
343 { MSR1(0), "All SDCLK output" },
344 { MSR1(1), "SDCLK[0,2,4] output only" },
345 { BITVAL_EOT }
346 }},
347 { 54, 3, "TLA1_OA", "TLA hint pin output adjust", PRESENT_DEC, NOBITS },
348 { 51, 2, "D_TLA1", "Output delay for TLA1", PRESENT_DEC, NOBITS },
349 { 49, 2, "D_TLA0", "Output delay for TLA0", PRESENT_DEC, NOBITS },
350 { 47, 2, "D_DQ_E", "Output delay for DQ DQM - even byte lanes", PRESENT_DEC, NOBITS },
351 { 45, 2, "D_DQ_O", "Output delay for DQ DQM - odd byte lanes", PRESENT_DEC, NOBITS },
352 { 43, 2, RESERVED},
353 { 41, 2, "D_SDCLK", "Output delay for SDCLK", PRESENT_DEC, NOBITS },
354 { 39, 2, "D_CMD_O", "Output delay for CKE CS RAS CAS WE - odd bits", PRESENT_DEC, NOBITS },
355 { 37, 2, "D_CMD_E", "Output delay for CKE CS RAS CAS WE - even bits", PRESENT_DEC, NOBITS },
356 { 35, 2, "D_MA_O", "Output delay for BA MA - odd bits", PRESENT_DEC, NOBITS },
357 { 33, 2, "D_MA_E", "Output delay for BA MA - even bits", PRESENT_DEC, NOBITS },
358 { 31, 2, "D_PCI_O", "Output delay for pci_ad IRQ13 SUSPA# INTA# - odd bits", PRESENT_DEC, NOBITS },
359 { 29, 2, "D_PCI_E", "Output delay for pci_ad IRQ13 SUSPA# INTA# - even bits", PRESENT_DEC, NOBITS },
360 { 27, 2, "D_DOTCLK", "Output delay for DOTCLK", PRESENT_DEC, NOBITS },
361 { 25, 2, "D_DRGB_O", "Output delay for DRGB[31:0] - odd bits", PRESENT_DEC, NOBITS },
362 { 23, 2, "D_DRGB_E", "Output delay for DRGB[31:0] HSYNC VSYNC DISPEN VDDEN LDE_MOD - even bits", PRESENT_DEC, NOBITS },
363 { 21, 2, "D_PCI_IN", "Input delay for pci_ad CBE# PAR STOP# FRAME# IRDY# TRDY# DEVSEL# REQ# GNT# CIS", PRESENT_DEC, NOBITS },
364 { 19, 2, "D_TDBGI", "Input delay for TDBGI", PRESENT_DEC, NOBITS },
365 { 17, 2, "D_VIP", "Input delay for VID[15:0] VIP_HSYNC VIP_VSYNC", PRESENT_DEC, NOBITS },
366 { 15, 2, "D_VIPCLK", "Input delay for VIPCLK", PRESENT_DEC, NOBITS },
367 { 13, 1, "H_SDCLK", "Half SDCLK hold select (for cmd addr)", PRESENT_DEC, {
368 { MSR1(1), "Half SDCLK setup for MA and BA" },
369 { MSR1(0), "Full SDCLK setup" },
370 { BITVAL_EOT }
371 }},
372 { 12, 2, "PLL_FD_DEL", "PLL Feedback Delay", PRESENT_BIN, {
373 { MSR1(0), "No feedback delay" },
374 { MSR1(1), "~350 ps" },
375 { MSR1(2), "~700 ps" },
376 { MSR1(3), "~1100 ps (Max feedback delay)" },
377 { BITVAL_EOT }
378 }},
379 { 10, 5, RESERVED },
380 { 5, 1, "DLL_OV", "DLL Override (to DLL)", PRESENT_DEC, NOBITS },
381 { 4, 5, "DLL_OVS/RSDA", "DLL Override Setting or Read Strobe Delay Adjust", PRESENT_DEC, NOBITS },
382 { BITS_EOT }
383 }},
Peter Stugeb198a472009-11-21 06:02:48 +0000384 { 0x4c000014, MSRTYPE_RDWR, MSR2(0, 0), "GLCP_SYS_RSTPLL", "GLCP System Reset and PLL Control", {
385 { 63, 20, RESERVED },
386 { 43, 5, "GLIUMULT", "GLIU Multiplier", PRESENT_DEC, NOBITS },
387 { 38, 1, "GLIUDIV", "GLIU Divide", PRESENT_DEC, {
388 { MSR1(0), "Do not predivide input" },
389 { MSR1(1), "Divide by 2" },
390 { BITVAL_EOT }
391 }},
392 { 37, 5, "COREMULT", "CPU Core Multiplier", PRESENT_DEC, NOBITS },
393 { 32, 1, "COREDIV", "CPU Core Divide", PRESENT_DEC, {
394 { MSR1(0), "Do not predivide input" },
395 { MSR1(1), "Divide by 2" },
396 { BITVAL_EOT }
397 }},
398 { 31, 6, "SWFLAGS", "Flags", PRESENT_BIN, NOBITS },
399 { 25, 1, "GLIULOCK", "GLIU PLL Lock", PRESENT_DEC, {
400 { MSR1(1), "PLL locked" },
401 { MSR1(0), "PLL is not locked" },
402 { BITVAL_EOT }
403 }},
404 { 24, 1, "CORELOCK", "CPU Core PLL Lock", PRESENT_DEC, {
405 { MSR1(1), "PLL locked" },
406 { MSR1(0), "PLL is not locked" },
407 { BITVAL_EOT }
408 }},
409 { 23, 8, "HOLD_COUNT", "Hold Count, divided by 16", PRESENT_DEC, NOBITS },
410 { 15, 1, RESERVED },
411 { 14, 1, "GLIUPD", "GLIU PLL Power Down mode", PRESENT_DEC, NOBITS },
412 { 13, 1, "COREPD", "CPU Core PLL Power Down mode", PRESENT_DEC, NOBITS },
413 { 12, 1, "GLIUBYPASS", "GLIU PLL Bypass", PRESENT_DEC, {
414 { MSR1(1), "DOTREF input directly drives the GLIU clock spines" },
415 { MSR1(0), "DOTPLL drives the GLIU clock" },
416 { BITVAL_EOT }
417 }},
418 { 11, 1, "COREBYPASS", "CPU Core PLL Bypass", PRESENT_DEC, {
419 { MSR1(1), "DOTREF input directly drives the CPU Core clock" },
420 { MSR1(0), "DOTPLL drives the CPU Core clock" },
421 { BITVAL_EOT }
422 }},
423 { 10, 1, "LPFEN", "Loop Filter", PRESENT_DEC, {
424 { MSR1(1), "Enabled" },
425 { MSR1(0), "Disabled" },
426 { BITVAL_EOT }
427 }},
428 { 9, 1, "VA_SEMI_SYNC_MODE", "CPU-GLIU Sync Mode", PRESENT_DEC, {
429 { MSR1(1), "CPU does not use GLIU FIFO" },
430 { MSR1(0), "The GLIU FIFO is used by the CPU" },
431 { BITVAL_EOT }
432 }},
433 { 8, 1, "PCI_SEMI_SYNC_MODE", "PCI-GLIU Sync Mode", PRESENT_DEC, {
434 { MSR1(1), "PCI does not use mb_func_clk and pci_func_clk falling edges" },
435 { MSR1(0), "Falling edges on mb_func_clk and pci_func_clk are used by PCI" },
436 { BITVAL_EOT }
437 }},
438 { 7, 1, "BOOTSTRAP_PW1", "PW1 bootstrap", PRESENT_DEC, {
439 { MSR1(1), "66MHz PCI clock" },
440 { MSR1(0), "33MHz PCI clock" },
441 { BITVAL_EOT }
442 }},
443 { 6, 1, "BOOTSTRAP_IRQ13", "IRQ13 bootstrap", PRESENT_DEC, {
444 { MSR1(1), "Stall-on-reset debug feature enabled" },
445 { MSR1(0), "No stall" },
446 { BITVAL_EOT }
447 }},
448 { 5, 5, "BOOTSTRAPS", "CPU/GLIU frequency select", PRESENT_BIN, NOBITS },
449 { 0, 1, "CHIP_RESET", "Chip Reset", PRESENT_DEC, NOBITS },
450 { BITS_EOT }
451 }},
Peter Stugedad1e302008-11-22 17:13:36 +0000452 { MSR_EOT }
453};