blob: 321196658684109476de00038ab6c9eb2a80169d [file] [log] [blame]
Jens Rottmann73d49652013-02-28 09:56:20 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Jens Rottmann73d49652013-02-28 09:56:20 +010014 */
15
16/**
17 * @file
18 *
19 * AMD User options selection for a Brazos platform solution system
20 *
21 * This file is placed in the user's platform directory and contains the
22 * build option selections desired for that platform.
23 *
24 * For Information about this file, see @ref platforminstall.
25 *
Jens Rottmann73d49652013-02-28 09:56:20 +010026 */
27
Edward O'Callaghand5339ae2014-07-07 19:58:53 +100028#include <stdlib.h>
29
Jens Rottmann73d49652013-02-28 09:56:20 +010030#include "Filecode.h"
31#define FILECODE PLATFORM_SPECIFIC_OPTIONS_FILECODE
32
33
34/* Select the cpu family. */
35#define INSTALL_FAMILY_10_SUPPORT FALSE
36#define INSTALL_FAMILY_12_SUPPORT FALSE
37#define INSTALL_FAMILY_14_SUPPORT TRUE
38#define INSTALL_FAMILY_15_SUPPORT FALSE
39
40/* Select the cpu socket type. */
41#define INSTALL_G34_SOCKET_SUPPORT FALSE
42#define INSTALL_C32_SOCKET_SUPPORT FALSE
43#define INSTALL_S1G3_SOCKET_SUPPORT FALSE
44#define INSTALL_S1G4_SOCKET_SUPPORT FALSE
45#define INSTALL_ASB2_SOCKET_SUPPORT FALSE
46#define INSTALL_FS1_SOCKET_SUPPORT FALSE
47#define INSTALL_FM1_SOCKET_SUPPORT FALSE
48#define INSTALL_FP1_SOCKET_SUPPORT FALSE
49#define INSTALL_FT1_SOCKET_SUPPORT TRUE
50#define INSTALL_AM3_SOCKET_SUPPORT FALSE
51
52/*
53 * Agesa optional capabilities selection.
54 * Uncomment and mark FALSE those features you wish to include in the build.
55 * Comment out or mark TRUE those features you want to REMOVE from the build.
56 */
57
58#define BLDOPT_REMOVE_FAMILY_10_SUPPORT TRUE
59#define BLDOPT_REMOVE_FAMILY_12_SUPPORT TRUE
60#define BLDOPT_REMOVE_FAMILY_14_SUPPORT FALSE
61#define BLDOPT_REMOVE_FAMILY_15_SUPPORT TRUE
62
63#define BLDOPT_REMOVE_AM3_SOCKET_SUPPORT TRUE
64#define BLDOPT_REMOVE_ASB2_SOCKET_SUPPORT TRUE
65#define BLDOPT_REMOVE_C32_SOCKET_SUPPORT TRUE
66#define BLDOPT_REMOVE_FM1_SOCKET_SUPPORT TRUE
67#define BLDOPT_REMOVE_FP1_SOCKET_SUPPORT TRUE
68#define BLDOPT_REMOVE_FS1_SOCKET_SUPPORT TRUE
69#define BLDOPT_REMOVE_FT1_SOCKET_SUPPORT FALSE
70#define BLDOPT_REMOVE_G34_SOCKET_SUPPORT TRUE
71#define BLDOPT_REMOVE_S1G3_SOCKET_SUPPORT TRUE
72#define BLDOPT_REMOVE_S1G4_SOCKET_SUPPORT TRUE
73
74#define BLDOPT_REMOVE_UDIMMS_SUPPORT FALSE
75#define BLDOPT_REMOVE_RDIMMS_SUPPORT TRUE
76#define BLDOPT_REMOVE_LRDIMMS_SUPPORT FALSE
77#define BLDOPT_REMOVE_ECC_SUPPORT FALSE
78//#define BLDOPT_REMOVE_DCT_INTERLEAVE TRUE
79#define BLDOPT_REMOVE_BANK_INTERLEAVE FALSE
80#define BLDOPT_REMOVE_NODE_INTERLEAVE TRUE
81#define BLDOPT_REMOVE_PARALLEL_TRAINING FALSE
82#define BLDOPT_REMOVE_DQS_TRAINING FALSE
83#define BLDOPT_REMOVE_ONLINE_SPARE_SUPPORT TRUE
84#define BLDOPT_REMOVE_MULTISOCKET_SUPPORT TRUE
85#define BLDOPT_REMOVE_ACPI_PSTATES FALSE
86 #define BLDCFG_REMOVE_ACPI_PSTATES_PPC FALSE
87 #define BLDCFG_REMOVE_ACPI_PSTATES_PCT FALSE
88 #define BLDCFG_REMOVE_ACPI_PSTATES_PSD FALSE
89 #define BLDCFG_REMOVE_ACPI_PSTATES_PSS FALSE
90 #define BLDCFG_REMOVE_ACPI_PSTATES_XPSS FALSE
91 #define BLDCFG_FORCE_INDEPENDENT_PSD_OBJECT FALSE
92#define BLDOPT_REMOVE_SRAT FALSE
93#define BLDOPT_REMOVE_SLIT FALSE
94#define BLDOPT_REMOVE_WHEA FALSE
95#define BLDOPT_REMOVE_DMI TRUE
96#define BLDOPT_REMOVE_HT_ASSIST TRUE
97#define BLDOPT_REMOVE_ATM_MODE TRUE
98//#define BLDOPT_REMOVE_MSG_BASED_C1E TRUE
99//#define BLDOPT_REMOVE_LOW_POWER_STATE_FOR_PROCHOT TRUE
100#define BLDOPT_REMOVE_MEM_RESTORE_SUPPORT FALSE
101//#define BLDOPT_REMOVE_C6_STATE TRUE
102#define BLDOPT_REMOVE_GFX_RECOVERY TRUE
103#define BLDOPT_REMOVE_EARLY_SAMPLES TRUE
104
105/*
106 * Agesa entry points used in this implementation.
107 */
108#define AGESA_ENTRY_INIT_RESET TRUE
109#define AGESA_ENTRY_INIT_RECOVERY FALSE
110#define AGESA_ENTRY_INIT_EARLY TRUE
111#define AGESA_ENTRY_INIT_POST TRUE
112#define AGESA_ENTRY_INIT_ENV TRUE
113#define AGESA_ENTRY_INIT_MID TRUE
114#define AGESA_ENTRY_INIT_LATE TRUE
115#define AGESA_ENTRY_INIT_S3SAVE TRUE
116#define AGESA_ENTRY_INIT_RESUME TRUE
117#define AGESA_ENTRY_INIT_LATE_RESTORE TRUE
118#define AGESA_ENTRY_INIT_GENERAL_SERVICES TRUE
119
120#define BLDCFG_PCI_MMIO_BASE CONFIG_MMCONF_BASE_ADDRESS
121#define BLDCFG_PCI_MMIO_SIZE CONFIG_MMCONF_BUS_NUMBER
122
123#define BLDCFG_VRM_CURRENT_LIMIT 24000
124//#define BLDCFG_VRM_NB_CURRENT_LIMIT 0
125#define BLDCFG_VRM_LOW_POWER_THRESHOLD 24000
126#define BLDCFG_VRM_NB_LOW_POWER_THRESHOLD 1
127#define BLDCFG_VRM_SLEW_RATE 5000
128//#define BLDCFG_VRM_NB_SLEW_RATE 5000
129//#define BLDCFG_VRM_ADDITIONAL_DELAY 0
130//#define BLDCFG_VRM_NB_ADDITIONAL_DELAY 0
131#define BLDCFG_VRM_HIGH_SPEED_ENABLE TRUE
132//#define BLDCFG_VRM_NB_HIGH_SPEED_ENABLE FALSE
133#define BLDCFG_VRM_INRUSH_CURRENT_LIMIT 6000
134//#define BLDCFG_VRM_NB_INRUSH_CURRENT_LIMIT 0
135
136//#define BLDCFG_PROCESSOR_SCOPE_NAME0 'C'
137//#define BLDCFG_PROCESSOR_SCOPE_NAME1 '0'
138//#define BLDCFG_PROCESSOR_SCOPE_IN_SB FALSE
139#define BLDCFG_PLAT_NUM_IO_APICS 3
140//#define BLDCFG_PLATFORM_C1E_MODE C1eModeDisabled
141//#define BLDCFG_PLATFORM_C1E_OPDATA 0
142//#define BLDCFG_PLATFORM_C1E_MODE_OPDATA1 0
143//#define BLDCFG_PLATFORM_C1E_MODE_OPDATA2 0
144#define BLDCFG_PLATFORM_CSTATE_MODE CStateModeC6
145#define BLDCFG_PLATFORM_CSTATE_OPDATA 0x840
146#define BLDCFG_PLATFORM_CSTATE_IO_BASE_ADDRESS 0x840
147//#define BLDCFG_PLATFORM_CPB_MODE CpbModeAuto
148#define BLDCFG_CORE_LEVELING_MODE CORE_LEVEL_LOWEST
149#define BLDCFG_AP_MTRR_SETTINGS_LIST &OntarioApMtrrSettingsList
150#define BLDCFG_AMD_PLATFORM_TYPE AMD_PLATFORM_MOBILE
151//#define BLDCFG_STARTING_BUSNUM 0
152//#define BLDCFG_MAXIMUM_BUSNUM 0xf8
153//#define BLDCFG_ALLOCATED_BUSNUMS 0x20
154//#define BLDCFG_PLATFORM_DEEMPHASIS_LIST 0
155//#define BLDCFG_BUID_SWAP_LIST 0
156//#define BLDCFG_HTDEVICE_CAPABILITIES_OVERRIDE_LIST 0
157//#define BLDCFG_HTFABRIC_LIMITS_LIST 0
158//#define BLDCFG_HTCHAIN_LIMITS_LIST 0
159//#define BLDCFG_BUS_NUMBERS_LIST 0
160//#define BLDCFG_IGNORE_LINK_LIST 0
161//#define BLDCFG_LINK_SKIP_REGANG_LIST 0
162//#define BLDCFG_ADDITIONAL_TOPOLOGIES_LIST 0
163//#define BLDCFG_USE_HT_ASSIST TRUE
164//#define BLDCFG_USE_ATM_MODE TRUE
165//#define BLDCFG_PLATFORM_CONTROL_FLOW_MODE Nfcm
166#define BLDCFG_S3_LATE_RESTORE TRUE
167//#define BLDCFG_USE_32_BYTE_REFRESH FALSE
168//#define BLDCFG_USE_VARIABLE_MCT_ISOC_PRIORITY FALSE
169//#define BLDCFG_PLATFORM_POWER_POLICY_MODE Performance
170//#define BLDCFG_SET_HTCRC_SYNC_FLOOD FALSE
171//#define BLDCFG_USE_UNIT_ID_CLUMPING FALSE
172//#define BLDCFG_SYSTEM_PHYSICAL_SOCKET_MAP 0
173#define BLDCFG_CFG_GNB_HD_AUDIO FALSE
174//#define BLDCFG_CFG_ABM_SUPPORT FALSE
175//#define BLDCFG_CFG_DYNAMIC_REFRESH_RATE 0
176//#define BLDCFG_CFG_LCD_BACK_LIGHT_CONTROL 0
177//#define BLDCFG_MEM_INIT_PSTATE 0
178//#define BLDCFG_AMD_PSTATE_CAP_VALUE 0
179#define BLDCFG_MEMORY_BUS_FREQUENCY_LIMIT DDR1333_FREQUENCY
180#define BLDCFG_MEMORY_MODE_UNGANGED TRUE
181//#define BLDCFG_MEMORY_QUAD_RANK_CAPABLE TRUE
182//#define BLDCFG_MEMORY_QUADRANK_TYPE QUADRANK_UNBUFFERED
183#define BLDCFG_MEMORY_SODIMM_CAPABLE TRUE
184#define BLDCFG_MEMORY_LRDIMM_CAPABLE FALSE
185#define BLDCFG_MEMORY_ENABLE_BANK_INTERLEAVING TRUE
186#define BLDCFG_MEMORY_ENABLE_NODE_INTERLEAVING FALSE
187#define BLDCFG_MEMORY_CHANNEL_INTERLEAVING FALSE
188#define BLDCFG_MEMORY_POWER_DOWN TRUE
189#define BLDCFG_POWER_DOWN_MODE POWER_DOWN_BY_CHIP_SELECT
190//#define BLDCFG_ONLINE_SPARE FALSE
191//#define BLDCFG_MEMORY_PARITY_ENABLE FALSE
192#define BLDCFG_BANK_SWIZZLE TRUE
193#define BLDCFG_TIMING_MODE_SELECT TIMING_MODE_AUTO
194#define BLDCFG_MEMORY_CLOCK_SELECT DDR1333_FREQUENCY
195#define BLDCFG_DQS_TRAINING_CONTROL TRUE
196#define BLDCFG_IGNORE_SPD_CHECKSUM FALSE
197#define BLDCFG_USE_BURST_MODE FALSE
198#define BLDCFG_MEMORY_ALL_CLOCKS_ON FALSE
199//#define BLDCFG_ENABLE_ECC_FEATURE TRUE
200//#define BLDCFG_ECC_REDIRECTION FALSE
201//#define BLDCFG_SCRUB_DRAM_RATE 0
202//#define BLDCFG_SCRUB_L2_RATE 0
203//#define BLDCFG_SCRUB_L3_RATE 0
204//#define BLDCFG_SCRUB_IC_RATE 0
205//#define BLDCFG_SCRUB_DC_RATE 0
206//#define BLDCFG_ECC_SYNC_FLOOD 0
207//#define BLDCFG_ECC_SYMBOL_SIZE 0
208//#define BLDCFG_1GB_ALIGN FALSE
209#define BLDCFG_UMA_ALLOCATION_MODE UMA_AUTO
210#define BLDCFG_UMA_ALLOCATION_SIZE 0
211#define BLDCFG_UMA_ABOVE4G_SUPPORT FALSE
212#define BLDCFG_UMA_ALIGNMENT NO_UMA_ALIGNED
213#define BLDCFG_HEAP_DRAM_ADDRESS 0xB0000
214#define BLDCFG_CFG_TEMP_PCIE_MMIO_BASE_ADDRESS 0xD0000000
215
216/*
217 * Agesa configuration values selection.
218 * Uncomment and specify the value for the configuration options
219 * needed by the system.
220 */
221#include "AGESA.h"
222#include "CommonReturns.h"
223
224/* The fixed MTRR values to be set after memory initialization. */
225CONST AP_MTRR_SETTINGS ROMDATA OntarioApMtrrSettingsList[] =
226{
227 { AMD_AP_MTRR_FIX64k_00000, 0x1E1E1E1E1E1E1E1Eull },
228 { AMD_AP_MTRR_FIX16k_80000, 0x1E1E1E1E1E1E1E1Eull },
229 { AMD_AP_MTRR_FIX16k_A0000, 0x0000000000000000ull },
230 { AMD_AP_MTRR_FIX4k_C0000, 0x1E1E1E1E1E1E1E1Eull },
231 { AMD_AP_MTRR_FIX4k_C8000, 0x1E1E1E1E1E1E1E1Eull },
232 { AMD_AP_MTRR_FIX4k_D0000, 0x1E1E1E1E1E1E1E1Eull },
233 { AMD_AP_MTRR_FIX4k_D8000, 0x1E1E1E1E1E1E1E1Eull },
234 { AMD_AP_MTRR_FIX4k_E0000, 0x1E1E1E1E1E1E1E1Eull },
235 { AMD_AP_MTRR_FIX4k_E8000, 0x1E1E1E1E1E1E1E1Eull },
236 { AMD_AP_MTRR_FIX4k_F0000, 0x1E1E1E1E1E1E1E1Eull },
237 { AMD_AP_MTRR_FIX4k_F8000, 0x1E1E1E1E1E1E1E1Eull },
238 { CPU_LIST_TERMINAL }
239};
240
241/* Include the files that instantiate the configuration definitions. */
242
243#include "cpuRegisters.h"
244#include "cpuFamRegisters.h"
245#include "cpuFamilyTranslation.h"
246#include "AdvancedApi.h"
247#include "heapManager.h"
248#include "CreateStruct.h"
249#include "cpuFeatures.h"
250#include "Table.h"
251#include "cpuEarlyInit.h"
252#include "cpuLateInit.h"
253#include "GnbInterface.h"
254
255/*****************************************************************************
256 * Define the RELEASE VERSION string
257 *
258 * The Release Version string should identify the next planned release.
259 * When a branch is made in preparation for a release, the release manager
260 * should change/confirm that the branch version of this file contains the
261 * string matching the desired version for the release. The trunk version of
262 * the file should always contain a trailing 'X'. This will make sure that a
263 * development build from trunk will not be confused for a released version.
264 * The release manager will need to remove the trailing 'X' and update the
265 * version string as appropriate for the release. The trunk copy of this file
266 * should also be updated/incremented for the next expected version, + trailing 'X'
267 ****************************************************************************/
268// This is the delivery package title, "BrazosPI"
269// This string MUST be exactly 8 characters long
270#define AGESA_PACKAGE_STRING {'c', 'b', '_', 'A', 'g', 'e', 's', 'a'}
271
272// This is the release version number of the AGESA component
273// This string MUST be exactly 12 characters long
274#define AGESA_VERSION_STRING {'V', '1', '.', '1', '.', '0', '.', '3', ' ', ' ', ' ', ' '}
275
276/* MEMORY_BUS_SPEED */
277#define DDR400_FREQUENCY 200 ///< DDR 400
278#define DDR533_FREQUENCY 266 ///< DDR 533
279#define DDR667_FREQUENCY 333 ///< DDR 667
280#define DDR800_FREQUENCY 400 ///< DDR 800
281#define DDR1066_FREQUENCY 533 ///< DDR 1066
282#define DDR1333_FREQUENCY 667 ///< DDR 1333
283#define DDR1600_FREQUENCY 800 ///< DDR 1600
284#define DDR1866_FREQUENCY 933 ///< DDR 1866
285#define UNSUPPORTED_DDR_FREQUENCY 934 ///< Highest limit of DDR frequency
286
287/* QUANDRANK_TYPE*/
288#define QUADRANK_REGISTERED 0 ///< Quadrank registered DIMM
289#define QUADRANK_UNBUFFERED 1 ///< Quadrank unbuffered DIMM
290
291/* USER_MEMORY_TIMING_MODE */
292#define TIMING_MODE_AUTO 0 ///< Use best rate possible
293#define TIMING_MODE_LIMITED 1 ///< Set user top limit
294#define TIMING_MODE_SPECIFIC 2 ///< Set user specified speed
295
296/* POWER_DOWN_MODE */
297#define POWER_DOWN_BY_CHANNEL 0 ///< Channel power down mode
298#define POWER_DOWN_BY_CHIP_SELECT 1 ///< Chip select power down mode
299
300// The following definitions specify the default values for various parameters in which there are
301// no clearly defined defaults to be used in the common file. The values below are based on product
302// and BKDG content, please consult the AGESA Memory team for consultation.
303#define DFLT_SCRUB_DRAM_RATE (0)
304#define DFLT_SCRUB_L2_RATE (0)
305#define DFLT_SCRUB_L3_RATE (0)
306#define DFLT_SCRUB_IC_RATE (0)
307#define DFLT_SCRUB_DC_RATE (0)
308#define DFLT_MEMORY_QUADRANK_TYPE QUADRANK_UNBUFFERED
309#define DFLT_VRM_SLEW_RATE (5000)
310
311// Instantiate all solution relevant data.
312#include "PlatformInstall.h"
313
314/*----------------------------------------------------------------------------------------
315 * CUSTOMER OVERIDES MEMORY TABLE
316 *----------------------------------------------------------------------------------------
317 */
318
319/*
320 * Platform Specific Overriding Table allows IBV/OEM to pass in platform information to AGESA
321 * (e.g. MemClk routing, the number of DIMM slots per channel,...). If PlatformSpecificTable
322 * is populated, AGESA will base its settings on the data from the table. Otherwise, it will
323 * use its default conservative settings.
324 */
325CONST PSO_ENTRY ROMDATA DefaultPlatformMemoryConfiguration[] = {
326 //
327 // The following macros are supported (use comma to separate macros):
328 //
329 // MEMCLK_DIS_MAP(SocketID, ChannelID, MemClkDisBit0CSMap,..., MemClkDisBit7CSMap)
330 // The MemClk pins are identified based on BKDG definition of Fn2x88[MemClkDis] bitmap.
331 // AGESA will base on this value to disable unused MemClk to save power.
332 // Example:
333 // BKDG definition of Fn2x88[MemClkDis] bitmap for AM3 package is like below:
334 // Bit AM3/S1g3 pin name
335 // 0 M[B,A]_CLK_H/L[0]
336 // 1 M[B,A]_CLK_H/L[1]
337 // 2 M[B,A]_CLK_H/L[2]
338 // 3 M[B,A]_CLK_H/L[3]
339 // 4 M[B,A]_CLK_H/L[4]
340 // 5 M[B,A]_CLK_H/L[5]
341 // 6 M[B,A]_CLK_H/L[6]
342 // 7 M[B,A]_CLK_H/L[7]
343 // And platform has the following routing:
344 // CS0 M[B,A]_CLK_H/L[4]
345 // CS1 M[B,A]_CLK_H/L[2]
346 // CS2 M[B,A]_CLK_H/L[3]
347 // CS3 M[B,A]_CLK_H/L[5]
348 // Then platform can specify the following macro:
349 // MEMCLK_DIS_MAP(ANY_SOCKET, ANY_CHANNEL, 0x00, 0x00, 0x02, 0x04, 0x01, 0x08, 0x00, 0x00)
350 //
351 // CKE_TRI_MAP(SocketID, ChannelID, CKETriBit0CSMap, CKETriBit1CSMap)
352 // The CKE pins are identified based on BKDG definition of Fn2x9C_0C[CKETri] bitmap.
353 // AGESA will base on this value to tristate unused CKE to save power.
354 //
355 // ODT_TRI_MAP(SocketID, ChannelID, ODTTriBit0CSMap,..., ODTTriBit3CSMap)
356 // The ODT pins are identified based on BKDG definition of Fn2x9C_0C[ODTTri] bitmap.
357 // AGESA will base on this value to tristate unused ODT pins to save power.
358 //
359 // CS_TRI_MAP(SocketID, ChannelID, CSTriBit0CSMap,..., CSTriBit7CSMap)
360 // The Chip select pins are identified based on BKDG definition of Fn2x9C_0C[ChipSelTri] bitmap.
361 // AGESA will base on this value to tristate unused Chip select to save power.
362 //
363 // NUMBER_OF_DIMMS_SUPPORTED(SocketID, ChannelID, NumberOfDimmSlotsPerChannel)
364 // Specifies the number of DIMM slots per channel.
365 //
366 // NUMBER_OF_CHIP_SELECTS_SUPPORTED(SocketID, ChannelID, NumberOfChipSelectsPerChannel)
367 // Specifies the number of Chip selects per channel.
368 //
369 // NUMBER_OF_CHANNELS_SUPPORTED(SocketID, NumberOfChannelsPerSocket)
370 // Specifies the number of channels per socket.
371 //
372 // OVERRIDE_DDR_BUS_SPEED(SocketID, ChannelID, USER_MEMORY_TIMING_MODE, MEMORY_BUS_SPEED)
373 // Specifies DDR bus speed of channel ChannelID on socket SocketID.
374 //
375 // DRAM_TECHNOLOGY(SocketID, TECHNOLOGY_TYPE)
376 // Specifies the DRAM technology type of socket SocketID (DDR2, DDR3,...)
377 //
378 // WRITE_LEVELING_SEED(SocketID, ChannelID, Byte0Seed, Byte1Seed, Byte2Seed, Byte3Seed, Byte4Seed, Byte5Seed,
379 // Byte6Seed, Byte7Seed, ByteEccSeed)
380 // Specifies the write leveling seed for a channel of a socket.
381 //
Jens Rottmann23d13b12013-02-28 10:24:20 +0100382 HW_RXEN_SEED (ANY_SOCKET, ANY_CHANNEL, 0x3B, 0x3B, 0x3B, 0x3B, 0x3B, 0x3B, 0x3B, 0x3B, 0x3B),
Jens Rottmann73d49652013-02-28 09:56:20 +0100383 NUMBER_OF_DIMMS_SUPPORTED (ANY_SOCKET, ANY_CHANNEL, 2),
384 NUMBER_OF_CHANNELS_SUPPORTED (ANY_SOCKET, 1),
385 PSO_END
386};
387
388/*
389 * These tables are optional and may be used to adjust memory timing settings
390 */
391#include "mm.h"
392#include "mn.h"