blob: 65a4610d1518e2a9938e8082baeab66eacbc018a [file] [log] [blame]
Oskar Enoksson37106a72010-08-20 20:37:27 +00001/*
2 * DL145G1 needs a different resource map
Oskar Enokssonadc0a632014-02-11 22:19:35 +01003 * This file was originally copied from the tyan/s2881 coreboot mainboard.
4 *
5 * Copyright (c) 2011,2014 Oskar Enoksson <enok@lysator.liu.se>
6 * Subject to the GNU GPL v2, or (at your option) any later version.
Oskar Enoksson37106a72010-08-20 20:37:27 +00007 */
8
9static void setup_dl145g1_resource_map(void)
10{
11 static const unsigned int register_values[] = {
12 /* Careful set limit registers before base registers which contain the enables */
13 /* DRAM Limit i Registers
14 * F1:0x44 i = 0
15 * F1:0x4C i = 1
16 * F1:0x54 i = 2
17 * F1:0x5C i = 3
18 * F1:0x64 i = 4
19 * F1:0x6C i = 5
20 * F1:0x74 i = 6
21 * F1:0x7C i = 7
22 * [ 2: 0] Destination Node ID
23 * 000 = Node 0
24 * 001 = Node 1
25 * 010 = Node 2
26 * 011 = Node 3
27 * 100 = Node 4
28 * 101 = Node 5
29 * 110 = Node 6
30 * 111 = Node 7
31 * [ 7: 3] Reserved
32 * [10: 8] Interleave select
33 * specifies the values of A[14:12] to use with interleave enable.
34 * [15:11] Reserved
35 * [31:16] DRAM Limit Address i Bits 39-24
36 * This field defines the upper address bits of a 40 bit address
37 * that define the end of the DRAM region.
38 */
39 PCI_ADDR(0, 0x18, 1, 0x44), 0x0000f8f8, 0x00000000,
40 PCI_ADDR(0, 0x18, 1, 0x4C), 0x0000f8f8, 0x00000001,
41 PCI_ADDR(0, 0x18, 1, 0x54), 0x0000f8f8, 0x00000002,
42 PCI_ADDR(0, 0x18, 1, 0x5C), 0x0000f8f8, 0x00000003,
43 PCI_ADDR(0, 0x18, 1, 0x64), 0x0000f8f8, 0x00000004,
44 PCI_ADDR(0, 0x18, 1, 0x6C), 0x0000f8f8, 0x00000005,
45 PCI_ADDR(0, 0x18, 1, 0x74), 0x0000f8f8, 0x00000006,
46 PCI_ADDR(0, 0x18, 1, 0x7C), 0x0000f8f8, 0x00000007,
47 /* DRAM Base i Registers
48 * F1:0x40 i = 0
49 * F1:0x48 i = 1
50 * F1:0x50 i = 2
51 * F1:0x58 i = 3
52 * F1:0x60 i = 4
53 * F1:0x68 i = 5
54 * F1:0x70 i = 6
55 * F1:0x78 i = 7
56 * [ 0: 0] Read Enable
57 * 0 = Reads Disabled
58 * 1 = Reads Enabled
59 * [ 1: 1] Write Enable
60 * 0 = Writes Disabled
61 * 1 = Writes Enabled
62 * [ 7: 2] Reserved
63 * [10: 8] Interleave Enable
64 * 000 = No interleave
65 * 001 = Interleave on A[12] (2 nodes)
66 * 010 = reserved
67 * 011 = Interleave on A[12] and A[14] (4 nodes)
68 * 100 = reserved
69 * 101 = reserved
70 * 110 = reserved
71 * 111 = Interleve on A[12] and A[13] and A[14] (8 nodes)
72 * [15:11] Reserved
73 * [13:16] DRAM Base Address i Bits 39-24
74 * This field defines the upper address bits of a 40-bit address
75 * that define the start of the DRAM region.
76 */
77 PCI_ADDR(0, 0x18, 1, 0x40), 0x0000f8fc, 0x00000000,
78 PCI_ADDR(0, 0x18, 1, 0x48), 0x0000f8fc, 0x00000000,
79 PCI_ADDR(0, 0x18, 1, 0x50), 0x0000f8fc, 0x00000000,
80 PCI_ADDR(0, 0x18, 1, 0x58), 0x0000f8fc, 0x00000000,
81 PCI_ADDR(0, 0x18, 1, 0x60), 0x0000f8fc, 0x00000000,
82 PCI_ADDR(0, 0x18, 1, 0x68), 0x0000f8fc, 0x00000000,
83 PCI_ADDR(0, 0x18, 1, 0x70), 0x0000f8fc, 0x00000000,
84 PCI_ADDR(0, 0x18, 1, 0x78), 0x0000f8fc, 0x00000000,
85
86 /* Memory-Mapped I/O Limit i Registers
87 * F1:0x84 i = 0
88 * F1:0x8C i = 1
89 * F1:0x94 i = 2
90 * F1:0x9C i = 3
91 * F1:0xA4 i = 4
92 * F1:0xAC i = 5
93 * F1:0xB4 i = 6
94 * F1:0xBC i = 7
95 * [ 2: 0] Destination Node ID
96 * 000 = Node 0
97 * 001 = Node 1
98 * 010 = Node 2
99 * 011 = Node 3
100 * 100 = Node 4
101 * 101 = Node 5
102 * 110 = Node 6
103 * 111 = Node 7
104 * [ 3: 3] Reserved
105 * [ 5: 4] Destination Link ID
106 * 00 = Link 0
107 * 01 = Link 1
108 * 10 = Link 2
109 * 11 = Reserved
110 * [ 6: 6] Reserved
111 * [ 7: 7] Non-Posted
112 * 0 = CPU writes may be posted
113 * 1 = CPU writes must be non-posted
114 * [31: 8] Memory-Mapped I/O Limit Address i (39-16)
115 * This field defines the upp adddress bits of a 40-bit address that
116 * defines the end of a memory-mapped I/O region n
117 */
118 PCI_ADDR(0, 0x18, 1, 0x84), 0x00000048, 0x00000000,
119 PCI_ADDR(0, 0x18, 1, 0x8C), 0x00000048, 0x00000000,
120 PCI_ADDR(0, 0x18, 1, 0x94), 0x00000048, 0x00000000,
121 PCI_ADDR(0, 0x18, 1, 0x9C), 0x00000048, 0x00000000,
122 PCI_ADDR(0, 0x18, 1, 0xA4), 0x00000048, 0x00000000,
123 //PCI_ADDR(0, 0x18, 1, 0xAC), 0x00000048, 0x00000000,
124 PCI_ADDR(0, 0x18, 1, 0xAC), 0x00000048, 0x00000b20,
125 PCI_ADDR(0, 0x18, 1, 0xB4), 0x00000048, 0x00000000,
126 PCI_ADDR(0, 0x18, 1, 0xBC), 0x00000048, 0x00ffff20,
127
128 /* Memory-Mapped I/O Base i Registers
129 * F1:0x80 i = 0
130 * F1:0x88 i = 1
131 * F1:0x90 i = 2
132 * F1:0x98 i = 3
133 * F1:0xA0 i = 4
134 * F1:0xA8 i = 5
135 * F1:0xB0 i = 6
136 * F1:0xB8 i = 7
137 * [ 0: 0] Read Enable
138 * 0 = Reads disabled
139 * 1 = Reads Enabled
140 * [ 1: 1] Write Enable
141 * 0 = Writes disabled
142 * 1 = Writes Enabled
143 * [ 2: 2] Cpu Disable
144 * 0 = Cpu can use this I/O range
145 * 1 = Cpu requests do not use this I/O range
146 * [ 3: 3] Lock
147 * 0 = base/limit registers i are read/write
148 * 1 = base/limit registers i are read-only
149 * [ 7: 4] Reserved
150 * [31: 8] Memory-Mapped I/O Base Address i (39-16)
151 * This field defines the upper address bits of a 40bit address
152 * that defines the start of memory-mapped I/O region i
153 */
154 PCI_ADDR(0, 0x18, 1, 0x80), 0x000000f0, 0x00000000,
155 PCI_ADDR(0, 0x18, 1, 0x88), 0x000000f0, 0x00000000,
156 PCI_ADDR(0, 0x18, 1, 0x90), 0x000000f0, 0x00000000,
157 PCI_ADDR(0, 0x18, 1, 0x98), 0x000000f0, 0x00000000,
158 PCI_ADDR(0, 0x18, 1, 0xA0), 0x000000f0, 0x00000000,
159 //PCI_ADDR(0, 0x18, 1, 0xA8), 0x000000f0, 0x00000000,
160 PCI_ADDR(0, 0x18, 1, 0xA8), 0x000000f0, 0x00000a03,
161 PCI_ADDR(0, 0x18, 1, 0xB0), 0x000000f0, 0x00000000,
162 PCI_ADDR(0, 0x18, 1, 0xB8), 0x000000f0, 0x00fc0003,
163
164 /* PCI I/O Limit i Registers
165 * F1:0xC4 i = 0
166 * F1:0xCC i = 1
167 * F1:0xD4 i = 2
168 * F1:0xDC i = 3
169 * [ 2: 0] Destination Node ID
170 * 000 = Node 0
171 * 001 = Node 1
172 * 010 = Node 2
173 * 011 = Node 3
174 * 100 = Node 4
175 * 101 = Node 5
176 * 110 = Node 6
177 * 111 = Node 7
178 * [ 3: 3] Reserved
179 * [ 5: 4] Destination Link ID
180 * 00 = Link 0
181 * 01 = Link 1
182 * 10 = Link 2
183 * 11 = reserved
184 * [11: 6] Reserved
185 * [24:12] PCI I/O Limit Address i
186 * This field defines the end of PCI I/O region n
187 * [31:25] Reserved
188 */
189 PCI_ADDR(0, 0x18, 1, 0xC4), 0xFE000FC8, 0x01fff020,
190 PCI_ADDR(0, 0x18, 1, 0xCC), 0xFE000FC8, 0x00000000,
191 PCI_ADDR(0, 0x18, 1, 0xD4), 0xFE000FC8, 0x00000000,
192 PCI_ADDR(0, 0x18, 1, 0xDC), 0xFE000FC8, 0x00000000,
193
194 /* PCI I/O Base i Registers
195 * F1:0xC0 i = 0
196 * F1:0xC8 i = 1
197 * F1:0xD0 i = 2
198 * F1:0xD8 i = 3
199 * [ 0: 0] Read Enable
200 * 0 = Reads Disabled
201 * 1 = Reads Enabled
202 * [ 1: 1] Write Enable
203 * 0 = Writes Disabled
204 * 1 = Writes Enabled
205 * [ 3: 2] Reserved
206 * [ 4: 4] VGA Enable
207 * 0 = VGA matches Disabled
208 * 1 = matches all address < 64K and where A[9:0] is in the
209 * range 3B0-3BB or 3C0-3DF independen of the base & limit registers
210 * [ 5: 5] ISA Enable
211 * 0 = ISA matches Disabled
212 * 1 = Blocks address < 64K and in the last 768 bytes of eack 1K block
213 * from matching agains this base/limit pair
214 * [11: 6] Reserved
215 * [24:12] PCI I/O Base i
216 * This field defines the start of PCI I/O region n
217 * [31:25] Reserved
218 */
219 PCI_ADDR(0, 0x18, 1, 0xC0), 0xFE000FCC, 0x00000003,
220 PCI_ADDR(0, 0x18, 1, 0xC8), 0xFE000FCC, 0x00000000,
221 PCI_ADDR(0, 0x18, 1, 0xD0), 0xFE000FCC, 0x00000000,
222 PCI_ADDR(0, 0x18, 1, 0xD8), 0xFE000FCC, 0x00000000,
223
224 /* Config Base and Limit i Registers
225 * F1:0xE0 i = 0
226 * F1:0xE4 i = 1
227 * F1:0xE8 i = 2
228 * F1:0xEC i = 3
229 * [ 0: 0] Read Enable
230 * 0 = Reads Disabled
231 * 1 = Reads Enabled
232 * [ 1: 1] Write Enable
233 * 0 = Writes Disabled
234 * 1 = Writes Enabled
235 * [ 2: 2] Device Number Compare Enable
236 * 0 = The ranges are based on bus number
237 * 1 = The ranges are ranges of devices on bus 0
238 * [ 3: 3] Reserved
239 * [ 6: 4] Destination Node
240 * 000 = Node 0
241 * 001 = Node 1
242 * 010 = Node 2
243 * 011 = Node 3
244 * 100 = Node 4
245 * 101 = Node 5
246 * 110 = Node 6
247 * 111 = Node 7
248 * [ 7: 7] Reserved
249 * [ 9: 8] Destination Link
250 * 00 = Link 0
251 * 01 = Link 1
252 * 10 = Link 2
253 * 11 - Reserved
254 * [15:10] Reserved
255 * [23:16] Bus Number Base i
256 * This field defines the lowest bus number in configuration region i
257 * [31:24] Bus Number Limit i
258 * This field defines the highest bus number in configuration regin i
259 */
260 PCI_ADDR(0, 0x18, 1, 0xE0), 0x0000FC88, 0xff000203,
261 PCI_ADDR(0, 0x18, 1, 0xE4), 0x0000FC88, 0x00000000,
262 PCI_ADDR(0, 0x18, 1, 0xE8), 0x0000FC88, 0x00000000,
263 PCI_ADDR(0, 0x18, 1, 0xEC), 0x0000FC88, 0x00000000,
264 };
265 int max;
266 max = ARRAY_SIZE(register_values);
267 setup_resource_map(register_values, max);
268}