blob: 214e1f80515e7ab9bcc068def94dc288f31f126e [file] [log] [blame]
Uwe Hermannb80dbf02007-04-22 19:08:13 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Uwe Hermannb80dbf02007-04-22 19:08:13 +00003 *
4 * Copyright (C) 2005 Linux Networx
5 * (Written by Eric Biederman <ebiederman@lnxi.com> for Linux Networx)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Uwe Hermannb80dbf02007-04-22 19:08:13 +000015 */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000016
17#include <console/console.h>
18#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
21#include <device/pcix.h>
22
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000023static void pcix_tune_dev(device_t dev)
24{
Uwe Hermannd453dd02010-10-18 00:00:57 +000025 u32 status;
26 u16 orig_cmd, cmd;
27 unsigned int cap, max_read, max_tran;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000028
Uwe Hermannd453dd02010-10-18 00:00:57 +000029 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000030 return;
Uwe Hermannd453dd02010-10-18 00:00:57 +000031
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000032 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Uwe Hermannd453dd02010-10-18 00:00:57 +000033 if (!cap)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000034 return;
Uwe Hermannd453dd02010-10-18 00:00:57 +000035
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000036 printk(BIOS_DEBUG, "%s PCI-X tuning\n", dev_path(dev));
Uwe Hermannd453dd02010-10-18 00:00:57 +000037
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000038 status = pci_read_config32(dev, cap + PCI_X_STATUS);
Uwe Hermannd453dd02010-10-18 00:00:57 +000039 orig_cmd = cmd = pci_read_config16(dev, cap + PCI_X_CMD);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000040
41 max_read = (status & PCI_X_STATUS_MAX_READ) >> 21;
42 max_tran = (status & PCI_X_STATUS_MAX_SPLIT) >> 23;
43 if (max_read != ((cmd & PCI_X_CMD_MAX_READ) >> 2)) {
44 cmd &= ~PCI_X_CMD_MAX_READ;
45 cmd |= max_read << 2;
46 }
47 if (max_tran != ((cmd & PCI_X_CMD_MAX_SPLIT) >> 4)) {
48 cmd &= ~PCI_X_CMD_MAX_SPLIT;
49 cmd |= max_tran << 4;
50 }
Uwe Hermannd453dd02010-10-18 00:00:57 +000051
52 /* Don't attempt to handle PCI-X errors. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000053 cmd &= ~PCI_X_CMD_DPERR_E;
Uwe Hermannd453dd02010-10-18 00:00:57 +000054
Uwe Hermanne4870472010-11-04 23:23:47 +000055 /* Enable relaxed ordering. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000056 cmd |= PCI_X_CMD_ERO;
Uwe Hermannd453dd02010-10-18 00:00:57 +000057
58 if (orig_cmd != cmd)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000059 pci_write_config16(dev, cap + PCI_X_CMD, cmd);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000060}
61
Myles Watson894a3472010-06-09 22:41:35 +000062static void pcix_tune_bus(struct bus *bus)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000063{
64 device_t child;
Uwe Hermannd453dd02010-10-18 00:00:57 +000065
66 for (child = bus->children; child; child = child->sibling)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000067 pcix_tune_dev(child);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000068}
69
Uwe Hermannd453dd02010-10-18 00:00:57 +000070const char *pcix_speed(u16 sstatus)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000071{
72 static const char conventional[] = "Conventional PCI";
73 static const char pcix_66mhz[] = "66MHz PCI-X";
74 static const char pcix_100mhz[] = "100MHz PCI-X";
75 static const char pcix_133mhz[] = "133MHz PCI-X";
76 static const char pcix_266mhz[] = "266MHz PCI-X";
77 static const char pcix_533mhz[] = "533MHZ PCI-X";
78 static const char unknown[] = "Unknown";
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000079 const char *result;
Uwe Hermannd453dd02010-10-18 00:00:57 +000080
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000081 result = unknown;
Uwe Hermannd453dd02010-10-18 00:00:57 +000082
83 switch (PCI_X_SSTATUS_MFREQ(sstatus)) {
Stefan Reinauer14e22772010-04-27 06:56:47 +000084 case PCI_X_SSTATUS_CONVENTIONAL_PCI:
85 result = conventional;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000086 break;
87 case PCI_X_SSTATUS_MODE1_66MHZ:
88 result = pcix_66mhz;
89 break;
90 case PCI_X_SSTATUS_MODE1_100MHZ:
91 result = pcix_100mhz;
92 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000093 case PCI_X_SSTATUS_MODE1_133MHZ:
94 result = pcix_133mhz;
95 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +000096 case PCI_X_SSTATUS_MODE2_266MHZ_REF_66MHZ:
97 case PCI_X_SSTATUS_MODE2_266MHZ_REF_100MHZ:
98 case PCI_X_SSTATUS_MODE2_266MHZ_REF_133MHZ:
99 result = pcix_266mhz;
100 break;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000101 case PCI_X_SSTATUS_MODE2_533MHZ_REF_66MHZ:
102 case PCI_X_SSTATUS_MODE2_533MHZ_REF_100MHZ:
103 case PCI_X_SSTATUS_MODE2_533MHZ_REF_133MHZ:
104 result = pcix_533mhz;
105 break;
106 }
Uwe Hermanne4870472010-11-04 23:23:47 +0000107
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000108 return result;
109}
110
Kyösti Mälkki580e7222015-03-19 21:04:23 +0200111void pcix_scan_bridge(device_t dev)
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000112{
Uwe Hermannd453dd02010-10-18 00:00:57 +0000113 unsigned int pos;
114 u16 sstatus;
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000115
Kyösti Mälkki580e7222015-03-19 21:04:23 +0200116 do_pci_scan_bridge(dev, pci_scan_bus);
Uwe Hermannd453dd02010-10-18 00:00:57 +0000117
118 /* Find the PCI-X capability. */
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000119 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
120 sstatus = pci_read_config16(dev, pos + PCI_X_SEC_STATUS);
121
Uwe Hermannd453dd02010-10-18 00:00:57 +0000122 if (PCI_X_SSTATUS_MFREQ(sstatus) != PCI_X_SSTATUS_CONVENTIONAL_PCI)
Myles Watson894a3472010-06-09 22:41:35 +0000123 pcix_tune_bus(dev->link_list);
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000124
Uwe Hermannd453dd02010-10-18 00:00:57 +0000125 /* Print the PCI-X bus speed. */
126 printk(BIOS_DEBUG, "PCI: %02x: %s\n", dev->link_list->secondary,
127 pcix_speed(sstatus));
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000128}
129
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000130/** Default device operations for PCI-X bridges */
131static struct pci_operations pcix_bus_ops_pci = {
132 .set_subsystem = 0,
133};
134
135struct device_operations default_pcix_ops_bus = {
136 .read_resources = pci_bus_read_resources,
137 .set_resources = pci_dev_set_resources,
138 .enable_resources = pci_bus_enable_resources,
Uwe Hermannd453dd02010-10-18 00:00:57 +0000139 .init = 0,
140 .scan_bus = pcix_scan_bridge,
Yinghai Lu13f1c2a2005-07-08 02:49:49 +0000141 .enable = 0,
142 .reset_bus = pci_bus_reset,
143 .ops_pci = &pcix_bus_ops_pci,
144};