blob: 8bc3c0aaf3d1f57f7911edc531a7531953b6ea8b [file] [log] [blame]
Yinghai Lud4b278c2006-10-04 20:46:15 +00001#define RAMINIT_SYSINFO 1
2#define CACHE_AS_RAM_ADDRESS_DEBUG 0
3
4#define SET_NB_CFG_54 1
5
6//used by raminit
7#define QRANK_DIMM_SUPPORT 1
8
9//used by incoherent_ht
Yinghai Lud4b278c2006-10-04 20:46:15 +000010//#define K8_ALLOCATE_IO_RANGE 1
11
Yinghai Lud4b278c2006-10-04 20:46:15 +000012//used by init_cpus and fidvid
Yinghai Lu5f9624d2006-10-04 22:56:21 +000013#define K8_SET_FIDVID 0
Yinghai Lud4b278c2006-10-04 20:46:15 +000014//if we want to wait for core1 done before DQS training, set it to 0
15#define K8_SET_FIDVID_CORE0_ONLY 1
16
Stefan Reinauer08670622009-06-30 15:17:49 +000017#if CONFIG_K8_REV_F_SUPPORT == 1
Yinghai Lud4b278c2006-10-04 20:46:15 +000018#define K8_REV_F_SUPPORT_F0_F1_WORKAROUND 0
Yinghai Lu5f9624d2006-10-04 22:56:21 +000019#endif
Yinghai Lud4b278c2006-10-04 20:46:15 +000020
21#include <stdint.h>
Patrick Georgi12aba822009-04-30 07:07:22 +000022#include <string.h>
Yinghai Lud4b278c2006-10-04 20:46:15 +000023#include <device/pci_def.h>
24#include <device/pci_ids.h>
25#include <arch/io.h>
26#include <device/pnp_def.h>
27#include <arch/romcc_io.h>
28#include <cpu/x86/lapic.h>
29#include "option_table.h"
30#include "pc80/mc146818rtc_early.c"
31
Yinghai Lud4b278c2006-10-04 20:46:15 +000032#include "pc80/serial.c"
Stefan Reinauer5a1f5972010-03-31 14:34:40 +000033#include "console/console.c"
Yinghai Lud4b278c2006-10-04 20:46:15 +000034#include <cpu/amd/model_fxx_rev.h>
35#include "southbridge/amd/amd8111/amd8111_early_smbus.c"
Stefan Reinauer8f2c6162010-04-06 21:50:21 +000036#include <reset.h>
Yinghai Lud4b278c2006-10-04 20:46:15 +000037#include "northbridge/amd/amdk8/raminit.h"
38#include "cpu/amd/model_fxx/apic_timer.c"
Yinghai Lud4b278c2006-10-04 20:46:15 +000039
Yinghai Lud4b278c2006-10-04 20:46:15 +000040#include "cpu/x86/lapic/boot_cpu.c"
41#include "northbridge/amd/amdk8/reset_test.c"
Yinghai Lud4b278c2006-10-04 20:46:15 +000042
Yinghai Lu5f9624d2006-10-04 22:56:21 +000043#include "cpu/x86/bist.h"
Yinghai Lud4b278c2006-10-04 20:46:15 +000044
45#include "lib/delay.c"
46
Yinghai Lud4b278c2006-10-04 20:46:15 +000047#include "northbridge/amd/amdk8/debug.c"
Stefan Reinauer8f2c6162010-04-06 21:50:21 +000048#include "cpu/x86/mtrr/earlymtrr.c"
49#include <cpu/amd/mtrr.h>
Yinghai Lud4b278c2006-10-04 20:46:15 +000050#include "superio/winbond/w83627hf/w83627hf_early_serial.c"
51
52#include "northbridge/amd/amdk8/setup_resource_map.c"
53
54#define SERIAL_DEV PNP_DEV(0x2e, W83627HF_SP1)
55
56#include "southbridge/amd/amd8111/amd8111_early_ctrl.c"
57
58static void memreset_setup(void)
59{
60 //GPIO on amd8111 to enable MEMRST ????
61 outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(1<<0), SMBUS_IO_BASE + 0xc0 + 16); //REVC_MEMRST_EN=1
62 outb((0 << 7)|(0 << 6)|(0<<5)|(0<<4)|(1<<2)|(0<<0), SMBUS_IO_BASE + 0xc0 + 17);
63}
64
65static void memreset(int controllers, const struct mem_controller *ctrl)
66{
67}
68
69static inline void activate_spd_rom(const struct mem_controller *ctrl)
70{
71#define SMBUS_HUB 0x18
72 int ret,i;
73 unsigned device=(ctrl->channel0[0])>>8;
74 /* the very first write always get COL_STS=1 and ABRT_STS=1, so try another time*/
75 i=2;
76 do {
77 ret = smbus_write_byte(SMBUS_HUB, 0x01, device);
78 } while ((ret!=0) && (i-->0));
79
80 smbus_write_byte(SMBUS_HUB, 0x03, 0);
81}
82#if 0
83static inline void change_i2c_mux(unsigned device)
84{
85#define SMBUS_HUB 0x18
86 int ret, i;
Stefan Reinauer64ed2b72010-03-31 14:47:43 +000087 print_debug("change_i2c_mux i="); print_debug_hex8(device); print_debug("\n");
Yinghai Lud4b278c2006-10-04 20:46:15 +000088 i=2;
89 do {
90 ret = smbus_write_byte(SMBUS_HUB, 0x01, device);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +000091 print_debug("change_i2c_mux 1 ret="); print_debug_hex32(ret); print_debug("\n");
Yinghai Lud4b278c2006-10-04 20:46:15 +000092 } while ((ret!=0) && (i-->0));
93 ret = smbus_write_byte(SMBUS_HUB, 0x03, 0);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +000094 print_debug("change_i2c_mux 2 ret="); print_debug_hex32(ret); print_debug("\n");
Yinghai Lud4b278c2006-10-04 20:46:15 +000095}
96#endif
97
98static inline int spd_read_byte(unsigned device, unsigned address)
99{
100 return smbus_read_byte(device, address);
101}
102
Yinghai Lu5f9624d2006-10-04 22:56:21 +0000103#include "northbridge/amd/amdk8/amdk8.h"
Yinghai Lud4b278c2006-10-04 20:46:15 +0000104#include "northbridge/amd/amdk8/coherent_ht.c"
105
106#include "northbridge/amd/amdk8/incoherent_ht.c"
107
Myles Watson17257032009-06-04 20:18:42 +0000108#include "northbridge/amd/amdk8/raminit_f.c"
Yinghai Lud4b278c2006-10-04 20:46:15 +0000109
Stefan Reinauerc13093b2009-09-23 18:51:03 +0000110#include "lib/generic_sdram.c"
Yinghai Lud4b278c2006-10-04 20:46:15 +0000111
112 /* tyan does not want the default */
113#include "resourcemap.c"
114
115#include "cpu/amd/dualcore/dualcore.c"
116
117#define RC0 ((1<<0)<<8)
118#define RC1 ((1<<1)<<8)
119#define RC2 ((1<<2)<<8)
120#define RC3 ((1<<3)<<8)
121
122#define DIMM0 0x50
123#define DIMM1 0x51
124#define DIMM2 0x52
125#define DIMM3 0x53
126#define DIMM4 0x54
127#define DIMM5 0x55
128#define DIMM6 0x56
129#define DIMM7 0x57
130
Yinghai Lud4b278c2006-10-04 20:46:15 +0000131#include "cpu/amd/car/copy_and_run.c"
132#include "cpu/amd/car/post_cache_as_ram.c"
133
134#include "cpu/amd/model_fxx/init_cpus.c"
135
136#include "cpu/amd/model_fxx/fidvid.c"
Yinghai Lud4b278c2006-10-04 20:46:15 +0000137
Yinghai Lud4b278c2006-10-04 20:46:15 +0000138#include "southbridge/amd/amd8111/amd8111_enable_rom.c"
139#include "northbridge/amd/amdk8/early_ht.c"
140
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000141void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
Yinghai Lud4b278c2006-10-04 20:46:15 +0000142{
143 static const uint16_t spd_addr[] = {
144 //first node
145 RC0|DIMM0, RC0|DIMM2, 0, 0,
146 RC0|DIMM1, RC0|DIMM3, 0, 0,
147#if CONFIG_MAX_PHYSICAL_CPUS > 1
148 //second node
149 RC1|DIMM0, RC1|DIMM2, RC1|DIMM4, RC1|DIMM6,
150 RC1|DIMM1, RC1|DIMM3, RC1|DIMM5, RC1|DIMM7,
151#endif
152#if CONFIG_MAX_PHYSICAL_CPUS > 2
153 // third node
154 RC2|DIMM0, RC2|DIMM2, 0, 0,
155 RC2|DIMM1, RC2|DIMM3, 0, 0,
156 // four node
157 RC3|DIMM0, RC3|DIMM2, RC3|DIMM4, RC3|DIMM6,
158 RC3|DIMM1, RC3|DIMM3, RC3|DIMM5, RC3|DIMM7,
159#endif
160
161 };
162
Myles Watson6e235762009-09-29 14:56:15 +0000163 struct sys_info *sysinfo = (void*)(CONFIG_DCACHE_RAM_BASE + CONFIG_DCACHE_RAM_SIZE - CONFIG_DCACHE_RAM_GLOBAL_VAR_SIZE);
Yinghai Lud4b278c2006-10-04 20:46:15 +0000164
Myles Watson6e235762009-09-29 14:56:15 +0000165 int needs_reset;
Yinghai Lud4b278c2006-10-04 20:46:15 +0000166 unsigned bsp_apicid = 0;
Myles Watson6e235762009-09-29 14:56:15 +0000167#if K8_SET_FIDVID == 1
Dan Lykowski6ef8e0f2009-01-12 16:16:08 +0000168 struct cpuid_result cpuid1;
Myles Watson6e235762009-09-29 14:56:15 +0000169#endif
Yinghai Lud4b278c2006-10-04 20:46:15 +0000170
Patrick Georgi2bd91002010-03-18 16:46:50 +0000171 if (!cpu_init_detectedx && boot_cpu()) {
Patrick Georgice6fb1e2010-03-17 22:44:39 +0000172 /* Nothing special needs to be done to find bus 0 */
173 /* Allow the HT devices to be found */
174
175 enumerate_ht_chain();
176
177 /* Setup the rom access for 4M */
178 amd8111_enable_rom();
179 }
180
Yinghai Lud4b278c2006-10-04 20:46:15 +0000181 if (bist == 0) {
Yinghai Lud4b278c2006-10-04 20:46:15 +0000182 bsp_apicid = init_cpus(cpu_init_detectedx, sysinfo);
183 }
184
185// post_code(0x32);
186
Stefan Reinauer08670622009-06-30 15:17:49 +0000187 w83627hf_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Yinghai Lud4b278c2006-10-04 20:46:15 +0000188 uart_init();
189 console_init();
190
Stefan Reinauer08670622009-06-30 15:17:49 +0000191// dump_mem(CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE-0x200, CONFIG_DCACHE_RAM_BASE+CONFIG_DCACHE_RAM_SIZE);
Yinghai Lud4b278c2006-10-04 20:46:15 +0000192
193 /* Halt if there was a built in self test failure */
194 report_bist_failure(bist);
195
Myles Watson08e0fb82010-03-22 16:33:25 +0000196 printk(BIOS_DEBUG, "*sysinfo range: [%p,%p]\n",sysinfo,sysinfo+1);
Yinghai Lud4b278c2006-10-04 20:46:15 +0000197
Yinghai Lu5f9624d2006-10-04 22:56:21 +0000198 setup_mb_resource_map();
Yinghai Lud4b278c2006-10-04 20:46:15 +0000199#if 0
200 dump_pci_device(PCI_DEV(0, 0x18, 0));
201 dump_pci_device(PCI_DEV(0, 0x19, 0));
202#endif
203
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000204 print_debug("bsp_apicid="); print_debug_hex8(bsp_apicid); print_debug("\n");
Yinghai Lud4b278c2006-10-04 20:46:15 +0000205
Stefan Reinauer08670622009-06-30 15:17:49 +0000206#if CONFIG_MEM_TRAIN_SEQ == 1
Yinghai Lud4b278c2006-10-04 20:46:15 +0000207 set_sysinfo_in_ram(0); // in BSP so could hold all ap until sysinfo is in ram
208#endif
209 setup_coherent_ht_domain(); // routing table and start other core0
210
211 wait_all_core0_started();
212#if CONFIG_LOGICAL_CPUS==1
213 // It is said that we should start core1 after all core0 launched
214 /* becase optimize_link_coherent_ht is moved out from setup_coherent_ht_domain,
215 * So here need to make sure last core0 is started, esp for two way system,
216 * (there may be apic id conflicts in that case)
217 */
218 start_other_cores();
219 wait_all_other_cores_started(bsp_apicid);
220#endif
221
222 /* it will set up chains and store link pair for optimization later */
223 ht_setup_chains_x(sysinfo); // it will init sblnk and sbbusn, nodes, sbdn
224
225#if 0
226 //it your CPU min fid is 1G, you can change HT to 1G and FID to max one time.
227 needs_reset = optimize_link_coherent_ht();
228 needs_reset |= optimize_link_incoherent_ht(sysinfo);
229#endif
230
231#if K8_SET_FIDVID == 1
Dan Lykowski6ef8e0f2009-01-12 16:16:08 +0000232 /* Check to see if processor is capable of changing FIDVID */
233 /* otherwise it will throw a GP# when reading FIDVID_STATUS */
234 cpuid1 = cpuid(0x80000007);
235 if( (cpuid1.edx & 0x6) == 0x6 ) {
Yinghai Lud4b278c2006-10-04 20:46:15 +0000236
237 {
Dan Lykowski6ef8e0f2009-01-12 16:16:08 +0000238 /* Read FIDVID_STATUS */
Yinghai Lud4b278c2006-10-04 20:46:15 +0000239 msr_t msr;
240 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000241 print_debug("begin msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Lud4b278c2006-10-04 20:46:15 +0000242
243 }
244
245 enable_fid_change();
246
247 enable_fid_change_on_sb(sysinfo->sbbusn, sysinfo->sbdn);
248
249 init_fidvid_bsp(bsp_apicid);
250
251 // show final fid and vid
252 {
253 msr_t msr;
254 msr=rdmsr(0xc0010042);
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000255 print_debug("end msr fid, vid "); print_debug_hex32( msr.hi ); print_debug_hex32(msr.lo); print_debug("\n");
Yinghai Lud4b278c2006-10-04 20:46:15 +0000256
257 }
Dan Lykowski6ef8e0f2009-01-12 16:16:08 +0000258
259 } else {
260 print_debug("Changing FIDVID not supported\n");
261 }
262
Yinghai Lud4b278c2006-10-04 20:46:15 +0000263#endif
264
265#if 1
266 needs_reset = optimize_link_coherent_ht();
267 needs_reset |= optimize_link_incoherent_ht(sysinfo);
268
269 // fidvid change will issue one LDTSTOP and the HT change will be effective too
270 if (needs_reset) {
Stefan Reinauer64ed2b72010-03-31 14:47:43 +0000271 print_info("ht reset -\n");
Yinghai Lud4b278c2006-10-04 20:46:15 +0000272 soft_reset_x(sysinfo->sbbusn, sysinfo->sbdn);
273 }
274#endif
275 allow_all_aps_stop(bsp_apicid);
276
Yinghai Lud4b278c2006-10-04 20:46:15 +0000277 //It's the time to set ctrl in sysinfo now;
278 fill_mem_ctrl(sysinfo->nodes, sysinfo->ctrl, spd_addr);
Yinghai Lud4b278c2006-10-04 20:46:15 +0000279
280 enable_smbus();
281
282#if 0
Myles Watson6e235762009-09-29 14:56:15 +0000283 int i;
Yinghai Lud4b278c2006-10-04 20:46:15 +0000284 for(i=0;i<4;i++) {
285 activate_spd_rom(&cpu[i]);
286 dump_smbus_registers();
287 }
288#endif
289
290#if 0
291 for(i=1;i<256;i<<=1) {
292 change_i2c_mux(i);
293 dump_smbus_registers();
294 }
295#endif
296
297 memreset_setup();
298
299 //do we need apci timer, tsc...., only debug need it for better output
300 /* all ap stopped? */
301// init_timer(); // Need to use TMICT to synconize FID/VID
302
303 sdram_initialize(sysinfo->nodes, sysinfo->ctrl, sysinfo);
304
305#if 0
306 print_pci_devices();
307#endif
308
309#if 0
310// dump_pci_devices();
311 dump_pci_device_index_wait(PCI_DEV(0, 0x18, 2), 0x98);
312 dump_pci_device_index_wait(PCI_DEV(0, 0x19, 2), 0x98);
313#endif
314
315 post_cache_as_ram(); // bsp swtich stack to ram and copy sysinfo ram now
316
317}
Stefan Reinauer798ef282010-03-29 22:08:01 +0000318