blob: 71aaf6fe91fda838c228a1bc6b3bbdd0693f0bad [file] [log] [blame]
zbao246e84b2012-07-13 18:47:03 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
Dave Frodin8ef20cf2014-06-05 14:21:11 -06005 * Copyright (C) 2014 Sage Electronic Engineering, LLC
zbao246e84b2012-07-13 18:47:03 +08006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
zbao246e84b2012-07-13 18:47:03 +080019 */
20
21#include <console/console.h>
22#include <device/device.h>
23#include <device/pci.h>
24#include <device/pnp.h>
25#include <device/pci_ids.h>
26#include <device/pci_ops.h>
Martin Roth3aef7b42012-12-05 15:50:32 -070027#include <device/pci_def.h>
zbao246e84b2012-07-13 18:47:03 +080028#include <pc80/mc146818rtc.h>
29#include <pc80/isa-dma.h>
zbao246e84b2012-07-13 18:47:03 +080030#include <arch/io.h>
Dave Frodin8ef20cf2014-06-05 14:21:11 -060031#include <arch/ioapic.h>
zbao246e84b2012-07-13 18:47:03 +080032#include "hudson.h"
33
34static void lpc_init(device_t dev)
35{
36 u8 byte;
37 u32 dword;
38 device_t sm_dev;
39
40 /* Enable the LPC Controller */
41 sm_dev = dev_find_slot(0, PCI_DEVFN(0x14, 0));
42 dword = pci_read_config32(sm_dev, 0x64);
43 dword |= 1 << 20;
44 pci_write_config32(sm_dev, 0x64, dword);
45
46 /* Initialize isa dma */
47 isa_dma_init();
48
49 /* Enable DMA transaction on the LPC bus */
50 byte = pci_read_config8(dev, 0x40);
51 byte |= (1 << 2);
52 pci_write_config8(dev, 0x40, byte);
53
54 /* Disable the timeout mechanism on LPC */
55 byte = pci_read_config8(dev, 0x48);
56 byte &= ~(1 << 7);
57 pci_write_config8(dev, 0x48, byte);
58
59 /* Disable LPC MSI Capability */
60 byte = pci_read_config8(dev, 0x78);
61 byte &= ~(1 << 1);
62 byte &= ~(1 << 0); /* Keep the old way. i.e., when bus master/DMA cycle is going
63 on on LPC, it holds PCI grant, so no LPC slave cycle can
64 interrupt and visit LPC. */
65 pci_write_config8(dev, 0x78, byte);
66
67 /* bit0: Enable prefetch a cacheline (64 bytes) when Host reads code from SPI rom */
68 /* bit3: Fix SPI_CS# timing issue when running at 66M. TODO:A12. */
69 byte = pci_read_config8(dev, 0xBB);
70 byte |= 1 << 0 | 1 << 3;
71 pci_write_config8(dev, 0xBB, byte);
zbaoef180e22012-08-02 19:03:44 +080072
73 rtc_check_update_cmos_date(RTC_HAS_ALTCENTURY);
Mike Loptiena96d24d2013-02-25 10:41:28 -070074
75 /* Initialize the real time clock.
76 * The 0 argument tells rtc_init not to
77 * update CMOS unless it is invalid.
78 * 1 tells rtc_init to always initialize the CMOS.
79 */
80 rtc_init(0);
zbao246e84b2012-07-13 18:47:03 +080081}
82
83static void hudson_lpc_read_resources(device_t dev)
84{
85 struct resource *res;
86
87 /* Get the normal pci resources of this device */
88 pci_dev_read_resources(dev); /* We got one for APIC, or one more for TRAP */
89
90 pci_get_resource(dev, 0xA0); /* SPI ROM base address */
91
92 /* Add an extra subtractive resource for both memory and I/O. */
93 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
94 res->base = 0;
95 res->size = 0x1000;
96 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
97 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
98
99 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
100 res->base = 0xff800000;
101 res->size = 0x00800000; /* 8 MB for flash */
102 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
103 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
104
Dave Frodin8ef20cf2014-06-05 14:21:11 -0600105 res = new_resource(dev, 3); /* IOAPIC */
106 res->base = IO_APIC_ADDR;
107 res->size = 0x00001000;
108 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
zbao246e84b2012-07-13 18:47:03 +0800109
110 compact_resources(dev);
111}
112
113static void hudson_lpc_set_resources(struct device *dev)
114{
115 struct resource *res;
116
Martin Roth3aef7b42012-12-05 15:50:32 -0700117 /* Special case. SPI Base Address. The SpiRomEnable should STAY set. */
118 res = find_resource(dev, SPIROM_BASE_ADDRESS_REGISTER);
119 res->base |= PCI_COMMAND_MEMORY;
120
zbao246e84b2012-07-13 18:47:03 +0800121 pci_dev_set_resources(dev);
122
zbao246e84b2012-07-13 18:47:03 +0800123
124}
125
126/**
127 * @brief Enable resources for children devices
128 *
129 * @param dev the device whos children's resources are to be enabled
130 *
131 */
132static void hudson_lpc_enable_childrens_resources(device_t dev)
133{
Rudolf Marek6181e3d2013-12-07 22:29:36 +0100134 struct bus *link;
135 u32 reg, reg_x;
136 int var_num = 0;
137 u16 reg_var[3];
138 u16 reg_size[1] = {512};
139 u8 wiosize = pci_read_config8(dev, 0x74);
zbao246e84b2012-07-13 18:47:03 +0800140
Rudolf Marek6181e3d2013-12-07 22:29:36 +0100141 /* Be bit relaxed, tolerate that LPC region might be bigger than resource we try to fit,
142 * do it like this for all regions < 16 bytes. If there is a resource > 16 bytes
143 * it must be 512 bytes to be able to allocate the fresh LPC window.
144 *
145 * AGESA likes to enable already one LPC region in wide port base 0x64-0x65,
146 * using DFLT_SIO_PME_BASE_ADDRESS, 512 bytes size
147 * The code tries to check if resource can fit into this region
148 */
149
150 reg = pci_read_config32(dev, 0x44);
151 reg_x = pci_read_config32(dev, 0x48);
152
153 /* check if ranges are free and not use them if entry is just already taken */
154 if (reg_x & (1 << 2))
155 var_num = 1;
156 /* just in case check if someone did not manually set other ranges too */
157 if (reg_x & (1 << 24))
158 var_num = 2;
159
160 if (reg_x & (1 << 25))
161 var_num = 3;
162
163 /* check AGESA region size */
164 if (wiosize & (1 << 0))
165 reg_size[0] = 16;
166
167 reg_var[2] = pci_read_config16(dev, 0x90);
168 reg_var[1] = pci_read_config16(dev, 0x66);
169 reg_var[0] = pci_read_config16(dev, 0x64);
170
171 for (link = dev->link_list; link; link = link->next) {
172 device_t child;
173 for (child = link->children; child;
174 child = child->sibling) {
175 if (child->enabled
176 && (child->path.type == DEVICE_PATH_PNP)) {
177 struct resource *res;
178 for (res = child->resource_list; res; res = res->next) {
179 u32 base, end; /* don't need long long */
180 u32 rsize, set = 0, set_x = 0;
181 if (!(res->flags & IORESOURCE_IO))
182 continue;
183 base = res->base;
184 end = resource_end(res);
185 /* find a resource size */
186 printk(BIOS_DEBUG, "hudson lpc decode:%s, base=0x%08x, end=0x%08x\n",
187 dev_path(child), base, end);
188 switch (base) {
189 case 0x60: /* KB */
190 case 0x64: /* MS */
191 set |= (1 << 29);
192 rsize = 1;
193 break;
194 case 0x3f8: /* COM1 */
195 set |= (1 << 6);
196 rsize = 8;
197 break;
198 case 0x2f8: /* COM2 */
199 set |= (1 << 7);
200 rsize = 8;
201 break;
202 case 0x378: /* Parallel 1 */
203 set |= (1 << 0);
204 set |= (1 << 1); /* + 0x778 for ECP */
205 rsize = 8;
206 break;
207 case 0x3f0: /* FD0 */
208 set |= (1 << 26);
209 rsize = 8;
210 break;
211 case 0x220: /* 0x220 - 0x227 */
212 set |= (1 << 8);
213 rsize = 8;
214 break;
215 case 0x228: /* 0x228 - 0x22f */
216 set |= (1 << 9);
217 rsize = 8;
218 break;
219 case 0x238: /* 0x238 - 0x23f */
220 set |= (1 << 10);
221 rsize = 8;
222 break;
223 case 0x300: /* 0x300 -0x301 */
224 set |= (1 << 18);
225 rsize = 2;
226 break;
227 case 0x400:
228 set_x |= (1 << 16);
229 rsize = 0x40;
230 break;
231 case 0x480:
232 set_x |= (1 << 17);
233 rsize = 0x40;
234 case 0x500:
235 set_x |= (1 << 18);
236 rsize = 0x40;
237 break;
238 case 0x580:
239 set_x |= (1 << 19);
240 rsize = 0x40;
241 break;
242 case 0x4700:
243 set_x |= (1 << 22);
244 rsize = 0xc;
245 break;
246 case 0xfd60:
247 set_x |= (1 << 23);
248 rsize = 16;
249 break;
250 default:
251 rsize = 0;
252 /* try AGESA allocated region in region 0 */
253 if ((var_num > 0) && ((base >=reg_var[0]) &&
254 ((base + res->size) <= (reg_var[0] + reg_size[0]))))
255 rsize = reg_size[0];
256 }
257 /* check if region found and matches the enable */
258 if (res->size <= rsize) {
259 reg |= set;
260 reg_x |= set_x;
261 /* check if we can fit resource in variable range */
262 } else if ((var_num < 3) &&
263 ((res->size <= 16) || (res->size == 512))) {
264 /* use variable ranges if pre-defined do not match */
265 switch (var_num) {
266 case 0:
267 reg_x |= (1 << 2);
268 if (res->size <= 16) {
269 wiosize |= (1 << 0);
270 }
271 break;
272 case 1:
273 reg_x |= (1 << 24);
274 if (res->size <= 16)
275 wiosize |= (1 << 2);
276 break;
277 case 2:
278 reg_x |= (1 << 25);
279 if (res->size <= 16)
280 wiosize |= (1 << 3);
281 break;
282 }
283 reg_var[var_num++] =
284 base & 0xffff;
285 } else {
286 printk(BIOS_ERR, "cannot fit LPC decode region:%s, base=0x%08x, end=0x%08x\n",
287 dev_path(child), base, end);
288 }
289 }
290 }
291 }
292 }
293 pci_write_config32(dev, 0x44, reg);
294 pci_write_config32(dev, 0x48, reg_x);
295 /* Set WideIO for as many IOs found (fall through is on purpose) */
296 switch (var_num) {
297 case 3:
298 pci_write_config16(dev, 0x90, reg_var[2]);
299 /* fall through */
300 case 2:
301 pci_write_config16(dev, 0x66, reg_var[1]);
302 /* fall through */
303 case 1:
304 pci_write_config16(dev, 0x64, reg_var[0]);
305 break;
306 }
307 pci_write_config8(dev, 0x74, wiosize);
zbao246e84b2012-07-13 18:47:03 +0800308}
309
310static void hudson_lpc_enable_resources(device_t dev)
311{
312 pci_dev_enable_resources(dev);
313 hudson_lpc_enable_childrens_resources(dev);
314}
315
316static struct pci_operations lops_pci = {
317 .set_subsystem = pci_dev_set_subsystem,
318};
319
320static struct device_operations lpc_ops = {
321 .read_resources = hudson_lpc_read_resources,
322 .set_resources = hudson_lpc_set_resources,
323 .enable_resources = hudson_lpc_enable_resources,
324 .init = lpc_init,
325 .scan_bus = scan_static_bus,
326 .ops_pci = &lops_pci,
327};
328static const struct pci_driver lpc_driver __pci_driver = {
329 .ops = &lpc_ops,
330 .vendor = PCI_VENDOR_ID_AMD,
331 .device = PCI_DEVICE_ID_ATI_SB900_LPC,
332};