blob: afee1efd70fd3eabba78a47c4eae119ea185d4ec [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Felix Held44f41532020-12-09 02:01:16 +010017 select HAVE_CF9_RESET
Felix Held4be064a2020-12-08 17:21:04 +010018 select IOAPIC
Felix Helddc2d3562020-12-02 14:38:53 +010019 select RESET_VECTOR_IN_RAM
20 select SOC_AMD_COMMON
Felix Held64de2c12020-12-05 20:53:59 +010021 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held07462ef2020-12-11 15:55:45 +010022 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddc2d3562020-12-02 14:38:53 +010023 select SOC_AMD_COMMON_BLOCK_NONCAR
24 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Felix Held4be064a2020-12-08 17:21:04 +010025 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080026 select SOC_AMD_COMMON_BLOCK_SMI
Felix Held65783fb2020-12-04 17:38:46 +010027 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Helddc2d3562020-12-02 14:38:53 +010028
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080029config CHIPSET_DEVICETREE
30 string
31 default "soc/amd/cezanne/chipset.cb"
32
Felix Helddc2d3562020-12-02 14:38:53 +010033config EARLY_RESERVED_DRAM_BASE
34 hex
35 default 0x2000000
36 help
37 This variable defines the base address of the DRAM which is reserved
38 for usage by coreboot in early stages (i.e. before ramstage is up).
39 This memory gets reserved in BIOS tables to ensure that the OS does
40 not use it, thus preventing corruption of OS memory in case of S3
41 resume.
42
43config EARLYRAM_BSP_STACK_SIZE
44 hex
45 default 0x1000
46
47config PSP_APOB_DRAM_ADDRESS
48 hex
49 default 0x2001000
50 help
51 Location in DRAM where the PSP will copy the AGESA PSP Output
52 Block.
53
54config PRERAM_CBMEM_CONSOLE_SIZE
55 hex
56 default 0x1600
57 help
58 Increase this value if preram cbmem console is getting truncated
59
Felix Helddc2d3562020-12-02 14:38:53 +010060config C_ENV_BOOTBLOCK_SIZE
61 hex
62 default 0x10000
63 help
64 Sets the size of the bootblock stage that should be loaded in DRAM.
65 This variable controls the DRAM allocation size in linker script
66 for bootblock stage.
67
Felix Helddc2d3562020-12-02 14:38:53 +010068config ROMSTAGE_ADDR
69 hex
70 default 0x2040000
71 help
72 Sets the address in DRAM where romstage should be loaded.
73
74config ROMSTAGE_SIZE
75 hex
76 default 0x80000
77 help
78 Sets the size of DRAM allocation for romstage in linker script.
79
80config FSP_M_ADDR
81 hex
82 default 0x20C0000
83 help
84 Sets the address in DRAM where FSP-M should be loaded. cbfstool
85 performs relocation of FSP-M to this address.
86
87config FSP_M_SIZE
88 hex
89 default 0x80000
90 help
91 Sets the size of DRAM allocation for FSP-M in linker script.
92
93config RAMBASE
94 hex
95 default 0x10000000
96
97config CPU_ADDR_BITS
98 int
99 default 48
100
101config MMCONF_BASE_ADDRESS
102 hex
103 default 0xF8000000
104
105config MMCONF_BUS_NUMBER
106 int
107 default 64
108
109endif # SOC_AMD_CEZANNE