blob: 9f7b72c718c213e5dfe4ef3fa1f2c4d36a6174c9 [file] [log] [blame]
Angel Pons32abdd62020-04-05 15:47:03 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05302
3/*
4 * Helper functions for dealing with power management registers
5 * and the differences between PCH variants.
6 */
7
8#define __SIMPLE_DEVICE__
9
Kyösti Mälkki27872372021-01-21 16:05:26 +020010#include <acpi/acpi_pm.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020011#include <device/mmio.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012#include <device/device.h>
13#include <device/pci.h>
14#include <device/pci_def.h>
15#include <console/console.h>
16#include <intelblocks/pmclib.h>
17#include <intelblocks/rtc.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053018#include <intelblocks/tco.h>
Subrata Banik3d152ac2018-10-31 23:08:14 +053019#include <soc/espi.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053020#include <soc/gpe.h>
21#include <soc/gpio.h>
22#include <soc/iomap.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053023#include <soc/pci_devs.h>
24#include <soc/pm.h>
25#include <soc/smbus.h>
Subrata Banikdf29d232019-07-05 16:00:38 +053026#include <soc/soc_chip.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053027#include <security/vboot/vbnv.h>
Elyes HAOUASadd76f92019-03-21 09:55:49 +010028
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053029/*
30 * SMI
31 */
32
33const char *const *soc_smi_sts_array(size_t *a)
34{
35 static const char *const smi_sts_bits[] = {
36 [BIOS_STS_BIT] = "BIOS",
37 [LEGACY_USB_STS_BIT] = "LEGACY_USB",
38 [SMI_ON_SLP_EN_STS_BIT] = "SLP_SMI",
39 [APM_STS_BIT] = "APM",
40 [SWSMI_TMR_STS_BIT] = "SWSMI_TMR",
41 [PM1_STS_BIT] = "PM1",
42 [GPE0_STS_BIT] = "GPE0",
43 [GPIO_STS_BIT] = "GPI",
44 [MCSMI_STS_BIT] = "MCSMI",
45 [DEVMON_STS_BIT] = "DEVMON",
46 [TCO_STS_BIT] = "TCO",
47 [PERIODIC_STS_BIT] = "PERIODIC",
48 [SERIRQ_SMI_STS_BIT] = "SERIRQ_SMI",
49 [SMBUS_SMI_STS_BIT] = "SMBUS_SMI",
50 [PCI_EXP_SMI_STS_BIT] = "PCI_EXP_SMI",
51 [MONITOR_STS_BIT] = "MONITOR",
52 [SPI_SMI_STS_BIT] = "SPI",
53 [GPIO_UNLOCK_SMI_STS_BIT] = "GPIO_UNLOCK",
54 [ESPI_SMI_STS_BIT] = "ESPI_SMI",
55 };
56
57 *a = ARRAY_SIZE(smi_sts_bits);
58 return smi_sts_bits;
59}
60
61/*
62 * TCO
63 */
64
65const char *const *soc_tco_sts_array(size_t *a)
66{
67 static const char *const tco_sts_bits[] = {
68 [0] = "NMI2SMI",
69 [1] = "SW_TCO",
70 [2] = "TCO_INT",
71 [3] = "TIMEOUT",
72 [7] = "NEWCENTURY",
73 [8] = "BIOSWR",
74 [9] = "DMISCI",
75 [10] = "DMISMI",
76 [12] = "DMISERR",
77 [13] = "SLVSEL",
78 [16] = "INTRD_DET",
79 [17] = "SECOND_TO",
80 [18] = "BOOT",
81 [20] = "SMLINK_SLV"
82 };
83
84 *a = ARRAY_SIZE(tco_sts_bits);
85 return tco_sts_bits;
86}
87
88/*
89 * GPE0
90 */
91
92const char *const *soc_std_gpe_sts_array(size_t *a)
93{
94 static const char *const gpe_sts_bits[] = {
95 [1] = "HOTPLUG",
96 [2] = "SWGPE",
97 [6] = "TCO_SCI",
98 [7] = "SMB_WAK",
99 [9] = "PCI_EXP",
100 [10] = "BATLOW",
101 [11] = "PME",
102 [12] = "ME",
103 [13] = "PME_B0",
104 [14] = "eSPI",
105 [15] = "GPIO Tier-2",
106 [16] = "LAN_WAKE",
107 [18] = "WADT"
108 };
109
110 *a = ARRAY_SIZE(gpe_sts_bits);
111 return gpe_sts_bits;
112}
113
114void pmc_set_disb(void)
115{
116 /* Set the DISB after DRAM init */
117 uint8_t disb_val;
118 /* Only care about bits [23:16] of register GEN_PMCON_A */
Angel Pons9a1853a2021-02-19 17:56:29 +0100119 uint8_t *addr = (uint8_t *)(pmc_mmio_regs() + GEN_PMCON_A + 2);
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530120
121 disb_val = read8(addr);
122 disb_val |= (DISB >> 16);
123
124 /* Don't clear bits that are write-1-to-clear */
125 disb_val &= ~((MS4V | SUS_PWR_FLR) >> 16);
126 write8(addr, disb_val);
127}
128
129/*
130 * PMC controller gets hidden from PCI bus
131 * during FSP-Silicon init call. Hence PWRMBASE
132 * can't be accessible using PCI configuration space
133 * read/write.
134 */
135uint8_t *pmc_mmio_regs(void)
136{
137 return (void *)(uintptr_t)PCH_PWRM_BASE_ADDRESS;
138}
139
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530140uintptr_t soc_read_pmc_base(void)
141{
142 return (uintptr_t)pmc_mmio_regs();
143}
144
Michael Niewöhnere9193902019-11-02 12:14:06 +0100145uint32_t *soc_pmc_etr_addr(void)
146{
147 return (uint32_t *)(soc_read_pmc_base() + ETR);
148}
149
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530150void soc_get_gpi_gpe_configs(uint8_t *dw0, uint8_t *dw1, uint8_t *dw2)
151{
152 DEVTREE_CONST struct soc_intel_icelake_config *config;
153
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300154 config = config_of_soc();
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530155
156 /* Assign to out variable */
157 *dw0 = config->gpe0_dw0;
158 *dw1 = config->gpe0_dw1;
159 *dw2 = config->gpe0_dw2;
160}
161
162static int rtc_failed(uint32_t gen_pmcon_b)
163{
164 return !!(gen_pmcon_b & RTC_BATTERY_DEAD);
165}
166
Tim Wawrzynczak38d38472021-07-28 11:33:28 -0600167static void clear_rtc_failed(void)
168{
169 clrbits8(pmc_mmio_regs() + GEN_PMCON_B, RTC_BATTERY_DEAD);
170}
171
172static int check_rtc_failed(uint32_t gen_pmcon_b)
173{
174 const int failed = rtc_failed(gen_pmcon_b);
175 if (failed) {
176 clear_rtc_failed();
177 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", failed);
178 }
179
180 return failed;
181}
182
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530183int soc_get_rtc_failed(void)
184{
Kyösti Mälkki27872372021-01-21 16:05:26 +0200185 const struct chipset_power_state *ps;
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530186
Fabio Aiutofdcf6982022-09-11 12:25:13 +0200187 if (acpi_fetch_pm_state(&ps, PS_CLAIMER_RTC) < 0)
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530188 return 1;
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530189
Tim Wawrzynczak38d38472021-07-28 11:33:28 -0600190 return check_rtc_failed(ps->gen_pmcon_b);
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530191}
192
193int vbnv_cmos_failed(void)
194{
Tim Wawrzynczak38d38472021-07-28 11:33:28 -0600195 return check_rtc_failed(read32(pmc_mmio_regs() + GEN_PMCON_B));
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530196}
Subrata Banik67524b52019-04-29 13:38:59 +0530197
198static inline int deep_s3_enabled(void)
199{
200 uint32_t deep_s3_pol;
201
202 deep_s3_pol = read32(pmc_mmio_regs() + S3_PWRGATE_POL);
203 return !!(deep_s3_pol & (S3DC_GATE_SUS | S3AC_GATE_SUS));
204}
205
206/* Return 0, 3, or 5 to indicate the previous sleep state. */
Angel Ponsf5d090d2021-02-19 17:49:00 +0100207int soc_prev_sleep_state(const struct chipset_power_state *ps, int prev_sleep_state)
Subrata Banik67524b52019-04-29 13:38:59 +0530208{
Subrata Banik67524b52019-04-29 13:38:59 +0530209 /*
210 * Check for any power failure to determine if this a wake from
Angel Ponsf5d090d2021-02-19 17:49:00 +0100211 * S5 because the PCH does not set the WAK_STS bit when waking
212 * from a true G3 state.
213 */
Subrata Banikffa5ff82023-01-16 15:16:26 +0530214 if (!(ps->pm1_sts & WAK_STS) && (ps->gen_pmcon_a & (PWR_FLR | SUS_PWR_FLR)))
Subrata Banik67524b52019-04-29 13:38:59 +0530215 prev_sleep_state = ACPI_S5;
216
217 /*
218 * If waking from S3 determine if deep S3 is enabled. If not,
219 * need to check both deep sleep well and normal suspend well.
220 * Otherwise just check deep sleep well.
221 */
222 if (prev_sleep_state == ACPI_S3) {
223 /* PWR_FLR represents deep sleep power well loss. */
224 uint32_t mask = PWR_FLR;
225
226 /* If deep s3 isn't enabled check the suspend well too. */
227 if (!deep_s3_enabled())
228 mask |= SUS_PWR_FLR;
229
230 if (ps->gen_pmcon_a & mask)
231 prev_sleep_state = ACPI_S5;
232 }
233
234 return prev_sleep_state;
235}
236
237void soc_fill_power_state(struct chipset_power_state *ps)
238{
239 uint8_t *pmc;
240
241 ps->tco1_sts = tco_read_reg(TCO1_STS);
242 ps->tco2_sts = tco_read_reg(TCO2_STS);
243
Angel Ponsf5d090d2021-02-19 17:49:00 +0100244 printk(BIOS_DEBUG, "TCO_STS: %04x %04x\n", ps->tco1_sts, ps->tco2_sts);
Subrata Banik67524b52019-04-29 13:38:59 +0530245
246 pmc = pmc_mmio_regs();
247 ps->gen_pmcon_a = read32(pmc + GEN_PMCON_A);
248 ps->gen_pmcon_b = read32(pmc + GEN_PMCON_B);
249 ps->gblrst_cause[0] = read32(pmc + GBLRST_CAUSE0);
250 ps->gblrst_cause[1] = read32(pmc + GBLRST_CAUSE1);
251
252 printk(BIOS_DEBUG, "GEN_PMCON: %08x %08x\n",
253 ps->gen_pmcon_a, ps->gen_pmcon_b);
254
255 printk(BIOS_DEBUG, "GBLRST_CAUSE: %08x %08x\n",
256 ps->gblrst_cause[0], ps->gblrst_cause[1]);
257}
Eugene Myersebc84232020-01-21 16:46:16 -0500258
259/* STM Support */
260uint16_t get_pmbase(void)
261{
Elyes Haouas9018dee2022-11-18 15:07:33 +0100262 return (uint16_t)ACPI_BASE_ADDRESS;
Eugene Myersebc84232020-01-21 16:46:16 -0500263}
Angel Pons505e3832021-04-17 13:02:37 +0200264
265/*
266 * Set which power state system will be after reapplying
267 * the power (from G3 State)
268 */
269void pmc_soc_set_afterg3_en(const bool on)
270{
271 uint8_t reg8;
272 uint8_t *const pmcbase = pmc_mmio_regs();
273
274 reg8 = read8(pmcbase + GEN_PMCON_A);
275 if (on)
276 reg8 &= ~SLEEP_AFTER_POWER_FAIL;
277 else
278 reg8 |= SLEEP_AFTER_POWER_FAIL;
279 write8(pmcbase + GEN_PMCON_A, reg8);
280}