blob: 514f88c8af71391739c3dc88f5c872bedb130f0d [file] [log] [blame]
Stefan Reinauer278534d2008-10-29 04:51:07 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer43b29cf2009-03-06 19:11:52 +00004 * Copyright (C) 2007-2009 coresystems GmbH
Stefan Reinauer278534d2008-10-29 04:51:07 +00005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Stefan Reinauer278534d2008-10-29 04:51:07 +000014 */
15
16#include <console/console.h>
17#include <arch/io.h>
18#include <stdint.h>
19#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
22#include <device/hypertransport.h>
23#include <stdlib.h>
24#include <string.h>
Stefan Reinauerfd611f92013-02-27 23:45:20 +010025#include <cbmem.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000026#include <cpu/cpu.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070027#include <arch/acpi.h>
Stefan Reinauer278534d2008-10-29 04:51:07 +000028#include "i945.h"
29
Stefan Reinauerde3206a2010-02-22 06:09:43 +000030static int get_pcie_bar(u32 *base, u32 *len)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000031{
32 device_t dev;
33 u32 pciexbar_reg;
34
35 *base = 0;
36 *len = 0;
37
38 dev = dev_find_slot(0, PCI_DEVFN(0, 0));
39 if (!dev)
40 return 0;
Stefan Reinauer109ab312009-08-12 16:08:05 +000041
Stefan Reinaueraca6ec62009-10-26 17:12:21 +000042 pciexbar_reg = pci_read_config32(dev, PCIEXBAR);
Stefan Reinauer71a3d962009-07-21 21:44:24 +000043
44 if (!(pciexbar_reg & (1 << 0)))
45 return 0;
46
47 switch ((pciexbar_reg >> 1) & 3) {
48 case 0: // 256MB
49 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28));
50 *len = 256 * 1024 * 1024;
51 return 1;
52 case 1: // 128M
53 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27));
54 *len = 128 * 1024 * 1024;
55 return 1;
56 case 2: // 64M
57 *base = pciexbar_reg & ((1 << 31)|(1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)|(1 << 26));
58 *len = 64 * 1024 * 1024;
59 return 1;
60 }
61
62 return 0;
63}
64
Myles Watson25d12132010-09-13 13:14:48 +000065static void add_fixed_resources(struct device *dev, int index)
Stefan Reinauer71a3d962009-07-21 21:44:24 +000066{
Myles Watson25d12132010-09-13 13:14:48 +000067 struct resource *resource;
Stefan Reinauer71a3d962009-07-21 21:44:24 +000068 u32 pcie_config_base, pcie_config_size;
69
Myles Watson25d12132010-09-13 13:14:48 +000070 if (get_pcie_bar(&pcie_config_base, &pcie_config_size)) {
71 printk(BIOS_DEBUG, "Adding PCIe config bar\n");
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030072 resource = new_resource(dev, index++);
Myles Watson25d12132010-09-13 13:14:48 +000073 resource->base = (resource_t) pcie_config_base;
74 resource->size = (resource_t) pcie_config_size;
75 resource->flags = IORESOURCE_MEM | IORESOURCE_RESERVE |
76 IORESOURCE_FIXED | IORESOURCE_STORED | IORESOURCE_ASSIGNED;
77 }
Stefan Reinauer71a3d962009-07-21 21:44:24 +000078}
79
Stefan Reinauer278534d2008-10-29 04:51:07 +000080static void pci_domain_set_resources(device_t dev)
81{
82 uint32_t pci_tolm;
83 uint8_t tolud, reg8;
84 uint16_t reg16;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030085 unsigned long long tomk, tomk_stolen;
Kyösti Mälkkif7bfc342013-10-18 11:02:46 +030086 uint64_t uma_memory_base = 0, uma_memory_size = 0;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +030087 uint64_t tseg_memory_base = 0, tseg_memory_size = 0;
Stefan Reinauer278534d2008-10-29 04:51:07 +000088
Stefan Reinauer71a3d962009-07-21 21:44:24 +000089 /* Can we find out how much memory we can use at most
90 * this way?
91 */
Myles Watson894a3472010-06-09 22:41:35 +000092 pci_tolm = find_pci_tolm(dev->link_list);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000093 printk(BIOS_DEBUG, "pci_tolm: 0x%x\n", pci_tolm);
Stefan Reinauer278534d2008-10-29 04:51:07 +000094
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000095 printk(BIOS_SPEW, "Base of stolen memory: 0x%08x\n",
Paul Menzel355ce382014-05-30 13:58:59 +020096 pci_read_config32(dev_find_slot(0, PCI_DEVFN(2, 0)), BSM));
Stefan Reinauer278534d2008-10-29 04:51:07 +000097
Paul Menzel66f10b12014-05-25 13:50:14 +020098 tolud = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), TOLUD);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +000099 printk(BIOS_SPEW, "Top of Low Used DRAM: 0x%08x\n", tolud << 24);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000100
101 tomk = tolud << 14;
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300102 tomk_stolen = tomk;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000103
104 /* Note: subtract IGD device and TSEG */
Kyösti Mälkki15935eb2014-05-31 16:07:14 +0300105 reg16 = pci_read_config16(dev_find_slot(0, PCI_DEVFN(0, 0)), GGC);
106 if (!(reg16 & 2)) {
107 int uma_size = 0;
108 printk(BIOS_DEBUG, "IGD decoded, subtracting ");
109 reg16 >>= 4;
110 reg16 &= 7;
111 switch (reg16) {
112 case 1:
113 uma_size = 1024;
114 break;
115 case 3:
116 uma_size = 8192;
117 break;
118 }
119
120 printk(BIOS_DEBUG, "%dM UMA\n", uma_size >> 10);
121 tomk_stolen -= uma_size;
122
123 /* For reserving UMA memory in the memory map */
124 uma_memory_base = tomk_stolen * 1024ULL;
125 uma_memory_size = uma_size * 1024ULL;
126 }
127
Stefan Reinauer278534d2008-10-29 04:51:07 +0000128 reg8 = pci_read_config8(dev_find_slot(0, PCI_DEVFN(0, 0)), 0x9e);
129 if (reg8 & 1) {
130 int tseg_size = 0;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000131 printk(BIOS_DEBUG, "TSEG decoded, subtracting ");
Stefan Reinauer278534d2008-10-29 04:51:07 +0000132 reg8 >>= 1;
133 reg8 &= 3;
134 switch (reg8) {
135 case 0:
136 tseg_size = 1024;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000137 break; /* TSEG = 1M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000138 case 1:
139 tseg_size = 2048;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000140 break; /* TSEG = 2M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000141 case 2:
142 tseg_size = 8192;
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000143 break; /* TSEG = 8M */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000144 }
145
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000146 printk(BIOS_DEBUG, "%dM\n", tseg_size >> 10);
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300147 tomk_stolen -= tseg_size;
148
149 /* For reserving TSEG memory in the memory map */
150 tseg_memory_base = tomk_stolen * 1024ULL;
151 tseg_memory_size = tseg_size * 1024ULL;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000152 }
153
Stefan Reinauer278534d2008-10-29 04:51:07 +0000154 /* The following needs to be 2 lines, otherwise the second
155 * number is always 0
156 */
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300157 printk(BIOS_INFO, "Available memory: %dK", (uint32_t)tomk_stolen);
158 printk(BIOS_INFO, " (%dM)\n", (uint32_t)(tomk_stolen >> 10));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000159
160 /* Report the memory regions */
161 ram_resource(dev, 3, 0, 640);
Stefan Reinauer3c7f46b2009-02-27 23:09:55 +0000162 ram_resource(dev, 4, 768, (tomk - 768));
Kyösti Mälkki6ff1d362012-07-27 08:42:20 +0300163 uma_resource(dev, 5, uma_memory_base >> 10, uma_memory_size >> 10);
164 mmio_resource(dev, 6, tseg_memory_base >> 10, tseg_memory_size >> 10);
165
166 add_fixed_resources(dev, 7);
Myles Watson25d12132010-09-13 13:14:48 +0000167
Myles Watson894a3472010-06-09 22:41:35 +0000168 assign_resources(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000169}
170
Stefan Reinauer278534d2008-10-29 04:51:07 +0000171 /* TODO We could determine how many PCIe busses we need in
172 * the bar. For now that number is hardcoded to a max of 64.
Myles Watson29cc9ed2009-07-02 18:56:24 +0000173 * See e7525/northbridge.c for an example.
Stefan Reinauer278534d2008-10-29 04:51:07 +0000174 */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000175static struct device_operations pci_domain_ops = {
176 .read_resources = pci_domain_read_resources,
177 .set_resources = pci_domain_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000178 .enable_resources = NULL,
179 .init = NULL,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000180 .scan_bus = pci_domain_scan_bus,
Kyösti Mälkki872c9222013-07-03 09:44:28 +0300181 .ops_pci_bus = pci_bus_default_ops,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000182};
183
184static void mc_read_resources(device_t dev)
185{
186 struct resource *resource;
187
188 pci_dev_read_resources(dev);
189
190 /* So, this is one of the big mysteries in the coreboot resource
191 * allocator. This resource should make sure that the address space
192 * of the PCIe memory mapped config space bar. But it does not.
193 */
194
195 /* We use 0xcf as an unused index for our PCIe bar so that we find it again */
196 resource = new_resource(dev, 0xcf);
197 resource->base = DEFAULT_PCIEXBAR;
198 resource->size = 64 * 1024 * 1024; /* 64MB hard coded PCIe config space */
199 resource->flags =
200 IORESOURCE_MEM | IORESOURCE_FIXED | IORESOURCE_STORED |
201 IORESOURCE_ASSIGNED;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000202 printk(BIOS_DEBUG, "Adding PCIe enhanced config space BAR 0x%08lx-0x%08lx.\n",
Stefan Reinauer30140a52009-03-11 16:20:39 +0000203 (unsigned long)(resource->base), (unsigned long)(resource->base + resource->size));
Stefan Reinauer278534d2008-10-29 04:51:07 +0000204}
205
206static void mc_set_resources(device_t dev)
207{
Stefan Reinauer71a3d962009-07-21 21:44:24 +0000208 struct resource *resource;
Stefan Reinauer278534d2008-10-29 04:51:07 +0000209
210 /* Report the PCIe BAR */
Stefan Reinauer278534d2008-10-29 04:51:07 +0000211 resource = find_resource(dev, 0xcf);
212 if (resource) {
213 report_resource_stored(dev, resource, "<mmconfig>");
214 }
215
216 /* And call the normal set_resources */
217 pci_dev_set_resources(dev);
218}
219
220static void intel_set_subsystem(device_t dev, unsigned vendor, unsigned device)
221{
Stefan Reinauer30140a52009-03-11 16:20:39 +0000222 if (!vendor || !device) {
223 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
224 pci_read_config32(dev, PCI_VENDOR_ID));
225 } else {
226 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
227 ((device & 0xffff) << 16) | (vendor & 0xffff));
228 }
Stefan Reinauer278534d2008-10-29 04:51:07 +0000229}
230
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000231#if CONFIG_HAVE_ACPI_RESUME
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000232static void northbridge_init(struct device *dev)
233{
234 switch (pci_read_config32(dev, SKPAD)) {
Sven Schnelled8c68a92011-06-15 09:26:34 +0200235 case SKPAD_NORMAL_BOOT_MAGIC:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000236 printk(BIOS_DEBUG, "Normal boot.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000237 acpi_slp_type=0;
238 break;
Sven Schnelled8c68a92011-06-15 09:26:34 +0200239 case SKPAD_ACPI_S3_MAGIC:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000240 printk(BIOS_DEBUG, "S3 Resume.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000241 acpi_slp_type=3;
242 break;
243 default:
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000244 printk(BIOS_DEBUG, "Unknown boot method, assuming normal.\n");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000245 acpi_slp_type=0;
246 break;
247 }
248}
249#endif
250
Stefan Reinauer278534d2008-10-29 04:51:07 +0000251static struct pci_operations intel_pci_ops = {
252 .set_subsystem = intel_set_subsystem,
253};
254
255static struct device_operations mc_ops = {
256 .read_resources = mc_read_resources,
257 .set_resources = mc_set_resources,
258 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200259 .acpi_fill_ssdt_generator = generate_cpu_entries,
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000260#if CONFIG_HAVE_ACPI_RESUME
261 .init = northbridge_init,
262#endif
Stefan Reinauer278534d2008-10-29 04:51:07 +0000263 .scan_bus = 0,
264 .ops_pci = &intel_pci_ops,
265};
266
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100267static const unsigned short pci_device_ids[] = { 0x27a0, 0x27ac,
268 0 };
269
Stefan Reinauer278534d2008-10-29 04:51:07 +0000270static const struct pci_driver mc_driver __pci_driver = {
271 .ops = &mc_ops,
272 .vendor = PCI_VENDOR_ID_INTEL,
Vladimir Serbinenkob67eaee2014-11-16 23:08:05 +0100273 .devices = pci_device_ids,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000274};
275
276static void cpu_bus_init(device_t dev)
277{
Myles Watson894a3472010-06-09 22:41:35 +0000278 initialize_cpus(dev->link_list);
Stefan Reinauer278534d2008-10-29 04:51:07 +0000279}
280
Stefan Reinauer278534d2008-10-29 04:51:07 +0000281static struct device_operations cpu_bus_ops = {
Edward O'Callaghan9f744622014-10-31 08:12:34 +1100282 .read_resources = DEVICE_NOOP,
283 .set_resources = DEVICE_NOOP,
284 .enable_resources = DEVICE_NOOP,
Stefan Reinauer278534d2008-10-29 04:51:07 +0000285 .init = cpu_bus_init,
286 .scan_bus = 0,
287};
288
289static void enable_dev(device_t dev)
290{
291 /* Set the operations if it is a special bus type */
Stefan Reinauer4aff4452013-02-12 14:17:15 -0800292 if (dev->path.type == DEVICE_PATH_DOMAIN) {
Stefan Reinauer278534d2008-10-29 04:51:07 +0000293 dev->ops = &pci_domain_ops;
Stefan Reinauer0aa37c42013-02-12 15:20:54 -0800294 } else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER) {
Stefan Reinauer278534d2008-10-29 04:51:07 +0000295 dev->ops = &cpu_bus_ops;
296 }
297}
298
299struct chip_operations northbridge_intel_i945_ops = {
300 CHIP_NAME("Intel i945 Northbridge")
301 .enable_dev = enable_dev,
302};