blob: 9edd5f7251ee5ee1f4f2386f425e047e2436a8cc [file] [log] [blame]
Christian Gmeiner86f992c2012-07-13 11:36:08 +02001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Bachmann electronic GmbH
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21
22#include <stdlib.h>
23#include <stdint.h>
24#include <spd.h>
25#include <device/pci_def.h>
26#include <arch/io.h>
27#include <device/pnp_def.h>
28#include <arch/hlt.h>
29#include <console/console.h>
30#include "cpu/x86/bist.h"
31#include "cpu/x86/msr.h"
32#include <cpu/amd/lxdef.h>
33#include "southbridge/amd/cs5536/cs5536.h"
34#include "southbridge/amd/cs5536/early_smbus.c"
35#include "southbridge/amd/cs5536/early_setup.c"
36
37static inline int spd_read_byte(unsigned int device, unsigned int address)
38{
39 return smbus_read_byte(device, address);
40}
41
42#define ManualConf 1 /* Do automatic strapped PLL config */
43#define PLLMSRhi 0x0000039c /* CPU 500 MHz - GLIU 266 MHz */
44#define PLLMSRlo 0x07de001e
45
46#include "northbridge/amd/lx/raminit.h"
47#include "northbridge/amd/lx/pll_reset.c"
48#include "northbridge/amd/lx/raminit.c"
49#include "lib/generic_sdram.c"
50#include "cpu/amd/geode_lx/cpureginit.c"
51#include "cpu/amd/geode_lx/syspreinit.c"
52#include "cpu/amd/geode_lx/msrinit.c"
53
54void main(unsigned long bist)
55{
56 static const struct mem_controller memctrl[] = {
57 {.channel0 = {DIMM0}}
58 };
59
60 SystemPreInit();
61 msr_init();
62
63 cs5536_early_setup();
64
65 /* Note: must do this AFTER the early_setup! It is counting on some
66 * early MSR setup for CS5536.
67 */
68 /* cs5536_disable_internal_uart: disable them for now, set them
69 * up later...
70 */
71 /* If debug. real setup done in chipset init via devicetree.cb. */
72 cs5536_setup_onchipuart(1);
73 console_init();
74
75 /* Halt if there was a built in self test failure */
76 report_bist_failure(bist);
77
78 pll_reset(ManualConf);
79
80 cpuRegInit(0, DIMM0, DIMM1, DRAM_TERMINATED);
81
82 sdram_initialize(1, memctrl);
83
84 /* Memory is setup. Return to cache_as_ram.inc and continue to boot. */
85 return;
86}