blob: fde40f62454bdfbfac53be8b8fc1d98543546cce [file] [log] [blame]
Jeremy Soller9091a942023-07-20 11:28:07 -06001chip soc/intel/alderlake
Matt Parnell84e80372023-09-11 23:16:25 -05002 # Support 5600 MT/s memory
3 register "max_dram_speed_mts" = "5600"
Jeremy Soller9091a942023-07-20 11:28:07 -06004
5 device domain 0 on
6 subsystemid 0x1558 0x3702 inherit
7
8 device ref xhci on
Felix Singer983b1692023-10-26 16:14:34 +02009 register "usb2_ports" = "{
10 [0] = USB2_PORT_MID(OC_SKIP), /* Type-A 3.2 Gen 2 (Left, Front) */
11 [1] = USB2_PORT_MID(OC_SKIP), /* Type-A 3.2 Gen 2 (Left, Rear) */
12 [5] = USB2_PORT_MID(OC_SKIP), /* Camera */
13 [6] = USB2_PORT_MID(OC_SKIP), /* Per-key RGB */
14 /* Port reset messaging cannot be used,
15 * so do not use USB2_PORT_TYPE_C for these */
16 [8] = USB2_PORT_MID(OC_SKIP), /* Type-C Thunderbolt (Right, Front) */
17 [9] = USB2_PORT_MID(OC_SKIP), /* Type-C Thunderbolt with PD (Right, Rear) */
18 [13] = USB2_PORT_MID(OC_SKIP), /* Bluetooth */
19 }"
20 register "usb3_ports" = "{
21 [0] = USB3_PORT_DEFAULT(OC_SKIP), /* Type-A 3.2 Gen 2 (Left, Front) */
22 [2] = USB3_PORT_DEFAULT(OC_SKIP), /* Type-A 3.2 Gen 2 (Left, Rear) */
23 }"
Jeremy Soller9091a942023-07-20 11:28:07 -060024 end
25
26 device ref i2c0 on
27 # Touchpad I2C bus
28 register "serial_io_i2c_mode[PchSerialIoIndexI2C0]" = "PchSerialIoPci"
29 chip drivers/i2c/hid
30 register "generic.hid" = ""ELAN0412""
31 register "generic.desc" = ""ELAN Touchpad""
32 register "generic.irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_E7)"
33 register "generic.detect" = "1"
34 register "hid_desc_reg_offset" = "0x01"
35 device i2c 15 on end
36 end
37 chip drivers/i2c/hid
38 register "generic.hid" = ""FTCS1000""
39 register "generic.desc" = ""FocalTech Touchpad""
40 register "generic.irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_E7)"
41 register "generic.detect" = "1"
42 register "hid_desc_reg_offset" = "0x01"
43 device i2c 38 on end
44 end
45 end
46
47 device ref pcie5_0 on
48 # CPU PCIe RP#3 x4, CLKOUT 2, CLKREQ 11 (SSD2)
49 register "cpu_pcie_rp[CPU_RP(2)]" = "{
50 .clk_src = 2,
51 .clk_req = 11,
52 .flags = PCIE_RP_LTR | PCIE_RP_AER,
53 }"
54 end
55
56 device ref pcie5_1 on
57 # CPU PCIe RP#2 x8, Clock 14 (DGPU)
58 register "cpu_pcie_rp[CPU_RP(3)]" = "{
59 .clk_src = 14,
60 .clk_req = 14,
61 .flags = PCIE_RP_LTR | PCIE_RP_AER,
62 }"
63 end
64
65 device ref pcie4_0 on
66 # CPU PCIe RP#1 x4, Clock 12 (SSD3)
67 register "cpu_pcie_rp[CPU_RP(1)]" = "{
68 .clk_src = 12,
69 .clk_req = 12,
70 .flags = PCIE_RP_LTR | PCIE_RP_AER,
71 }"
72 end
73
74 device ref pcie_rp7 on
75 # PCH RP#7 x1, Clock 13 (GLAN)
76 register "pch_pcie_rp[PCH_RP(7)]" = "{
77 .clk_src = 13,
78 .clk_req = 13,
79 .flags = PCIE_RP_LTR | PCIE_RP_AER,
80 }"
81 device pci 00.0 on end
82 end
83
84 device ref pcie_rp8 on
85 # PCH RP#8 x1, Clock 9 (WLAN)
86 register "pch_pcie_rp[PCH_RP(8)]" = "{
87 .clk_src = 9,
88 .clk_req = 9,
89 .flags = PCIE_RP_LTR | PCIE_RP_AER,
90 }"
91 end
92
93 device ref pcie_rp9 on
94 # PCH RP#9 x4, Clock 15 (TBT)
95 register "pch_pcie_rp[PCH_RP(9)]" = "{
96 .clk_src = 15,
97 .clk_req = 15,
98 .flags = PCIE_RP_HOTPLUG | PCIE_RP_LTR,
99 }"
100 end
101
102 device ref pcie_rp21 on
103 # PCH RP#21 x4, Clock 10 (SSD1)
104 register "pch_pcie_rp[PCH_RP(21)]" = "{
105 .clk_src = 10,
106 .clk_req = 10,
107 .flags = PCIE_RP_LTR | PCIE_RP_AER,
108 }"
109 end
110 end
111end