blob: 09d6614eb18e3faf6cb42dfbab2ae97ce4ef765a [file] [log] [blame]
Stefan Reinauer00636b02012-04-04 00:08:51 +02001#
2# This file is part of the coreboot project.
3#
4# Copyright (C) 2010 Google Inc.
5#
6# This program is free software; you can redistribute it and/or modify
7# it under the terms of the GNU General Public License as published by
8# the Free Software Foundation; version 2 of the License.
9#
10# This program is distributed in the hope that it will be useful,
11# but WITHOUT ANY WARRANTY; without even the implied warranty of
12# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13# GNU General Public License for more details.
14#
15# You should have received a copy of the GNU General Public License
16# along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017# Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Stefan Reinauer00636b02012-04-04 00:08:51 +020018#
19
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030020ramstage-y += ram_calc.c
Patrick Georgi23f38cd2012-11-16 14:50:32 +010021ramstage-y += northbridge.c
22ramstage-y += gma.c
Vladimir Serbinenko1783a3c2014-02-23 00:10:35 +010023ramstage-$(CONFIG_IVYBRIDGE_LVDS) += gma_ivybridge_lvds.c
Vladimir Serbinenko9ba922f2014-08-24 22:38:07 +020024ramstage-$(CONFIG_SANDYBRIDGE_LVDS) += gma_sandybridge_lvds.c
Stefan Reinauer00636b02012-04-04 00:08:51 +020025
Vladimir Serbinenko822bc652014-01-03 15:55:40 +010026ramstage-y += acpi.c
Stefan Reinauer1244f4b2012-05-10 11:31:40 -070027ramstage-y += mrccache.c
Stefan Reinauer00636b02012-04-04 00:08:51 +020028
Kyösti Mälkkicb08e162013-10-15 17:19:41 +030029romstage-y += ram_calc.c
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020030romstage-$(CONFIG_NORTHBRIDGE_INTEL_IVYBRIDGE) += raminit.c
31romstage-$(CONFIG_NORTHBRIDGE_INTEL_SANDYBRIDGE) += raminit.c
32romstage-$(CONFIG_NORTHBRIDGE_INTEL_IVYBRIDGE_NATIVE) += raminit_native.c
33romstage-$(CONFIG_NORTHBRIDGE_INTEL_IVYBRIDGE_NATIVE) += ../../../device/dram/ddr3.c
Vladimir Serbinenko309fc4c2014-08-24 22:35:29 +020034romstage-$(CONFIG_NORTHBRIDGE_INTEL_SANDYBRIDGE_NATIVE) += raminit_native.c
35romstage-$(CONFIG_NORTHBRIDGE_INTEL_SANDYBRIDGE_NATIVE) += ../../../device/dram/ddr3.c
Stefan Reinauer1244f4b2012-05-10 11:31:40 -070036romstage-y += mrccache.c
Stefan Reinauer00636b02012-04-04 00:08:51 +020037romstage-y += early_init.c
Vadim Bendebury7a3f36a2012-04-18 15:47:32 -070038romstage-y += report_platform.c
Stefan Reinauer00636b02012-04-04 00:08:51 +020039romstage-y += ../../../arch/x86/lib/walkcbfs.S
40
Stefan Reinauer16401b82012-04-27 01:05:11 +020041smm-$(CONFIG_HAVE_SMI_HANDLER) += udelay.c
Stefan Reinauer00636b02012-04-04 00:08:51 +020042smm-$(CONFIG_HAVE_SMI_HANDLER) += finalize.c
43
44# We don't ship that, but booting without it is bound to fail
45cbfs-files-$(CONFIG_HAVE_MRC) += mrc.bin
Stefan Reinauercafedcf2012-05-01 16:37:18 -070046mrc.bin-file := $(call strip_quotes,$(CONFIG_MRC_FILE))
Stefan Reinauer00636b02012-04-04 00:08:51 +020047mrc.bin-position := 0xfffa0000
Stefan Reinauer00636b02012-04-04 00:08:51 +020048mrc.bin-type := 0xab
Stefan Reinauere5a0a5d2012-09-19 10:51:48 -070049
Kyösti Mälkki591031f2014-02-13 00:33:40 +020050ifneq ($(CONFIG_CHROMEOS),y)
51$(obj)/mrc.cache: $(obj)/config.h
Patrick Georgi483ff822013-06-18 11:34:01 +020052 dd if=/dev/zero count=1 \
53 bs=$(shell printf "%d" $(CONFIG_MRC_CACHE_SIZE) ) | \
54 tr '\000' '\377' > $@
55
Vladimir Serbinenko5e73be22014-01-12 19:25:00 +010056cbfs-files-$(CONFIG_HAVE_MRC_CACHE) += mrc.cache
Patrick Georgi483ff822013-06-18 11:34:01 +020057mrc.cache-file := $(obj)/mrc.cache
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020058mrc-cache-position-$(CONFIG_NORTHBRIDGE_INTEL_IVYBRIDGE) := 0xfffd0000
59mrc-cache-position-$(CONFIG_NORTHBRIDGE_INTEL_SANDYBRIDGE) := 0xfffd0000
60mrc-cache-position-$(CONFIG_NORTHBRIDGE_INTEL_IVYBRIDGE_NATIVE) := 0xfffe0000
Vladimir Serbinenko309fc4c2014-08-24 22:35:29 +020061mrc-cache-position-$(CONFIG_NORTHBRIDGE_INTEL_SANDYBRIDGE_NATIVE) := 0xfffe0000
Vladimir Serbinenko7686a562014-05-18 11:05:56 +020062mrc.cache-position := $(mrc-cache-position-y)
Patrick Georgi483ff822013-06-18 11:34:01 +020063mrc.cache-type := 0xac
Kyösti Mälkki591031f2014-02-13 00:33:40 +020064endif
Patrick Georgi483ff822013-06-18 11:34:01 +020065
Stefan Reinauere5a0a5d2012-09-19 10:51:48 -070066$(obj)/northbridge/intel/sandybridge/acpi.ramstage.o : $(obj)/build.h