blob: f313540d5954e44d05a4288b0689b8a61b2ef42c [file] [log] [blame]
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -06001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <acpi/acpigen.h>
Tim Wawrzynczakd40a4c22021-02-25 13:14:49 -07004#include <acpi/acpigen_pci.h>
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -06005#include <console/console.h>
6#include <device/device.h>
Sumeet Pawnikara91d9312021-08-30 23:19:38 +05307#include <intelblocks/pmc_ipc.h>
Subrata Banikaf206282022-12-19 21:56:35 +05308#include <soc/dptf.h>
Sumeet Pawnikare0bff812021-09-23 21:49:29 +05309#include <soc/pci_devs.h>
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -060010#include "chip.h"
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -060011#include "dptf.h"
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -060012
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060013/* Generic DPTF participants have a PTYP field to distinguish them */
14enum dptf_generic_participant_type {
15 DPTF_GENERIC_PARTICIPANT_TYPE_TSR = 0x3,
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +053016 DPTF_GENERIC_PARTICIPANT_TYPE_FAN = 0x4,
Sumeet Pawnikare0bff812021-09-23 21:49:29 +053017 DPTF_GENERIC_PARTICIPANT_TYPE_TPCH = 0x5,
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060018 DPTF_GENERIC_PARTICIPANT_TYPE_CHARGER = 0xB,
Varshit B Pandya170a76c2022-04-02 15:11:36 +053019 DPTF_GENERIC_PARTICIPANT_TYPE_BATTERY = 0xC,
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +053020 DPTF_GENERIC_PARTICIPANT_TYPE_POWER = 0x11,
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060021};
22
23#define DEFAULT_CHARGER_STR "Battery Charger"
Sumeet Pawnikare0bff812021-09-23 21:49:29 +053024#define DEFAULT_TPCH_STR "Intel PCH FIVR Participant"
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +053025#define DEFAULT_POWER_STR "Power Participant"
Varshit B Pandya170a76c2022-04-02 15:11:36 +053026#define DEFAULT_BATTERY_STR "Battery Participant"
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +053027#define DEFAULT_FAN_STR "Fan Participant"
Sumeet Pawnikare0bff812021-09-23 21:49:29 +053028
29#define PMC_IPC_COMMAND_FIVR_SIZE 0x8
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060030
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060031/*
32 * Helper method to determine if a device is "used" (called out anywhere as a source or a target
33 * of any policies, and therefore should be included in the ACPI tables.
34 */
35static bool is_participant_used(const struct drivers_intel_dptf_config *config,
36 enum dptf_participant participant)
37{
Tim Wawrzynczakc41f7f12020-05-29 13:56:37 -060038 int i;
39
40 /* Active? */
41 for (i = 0; i < DPTF_MAX_ACTIVE_POLICIES; ++i)
42 if (config->policies.active[i].target == participant)
43 return true;
44
Tim Wawrzynczak7eb11362020-05-29 14:10:53 -060045 /* Passive? */
46 for (i = 0; i < DPTF_MAX_PASSIVE_POLICIES; ++i)
47 if (config->policies.passive[i].source == participant ||
48 config->policies.passive[i].target == participant)
49 return true;
50
Tim Wawrzynczak3a9cde92020-05-29 14:19:15 -060051 /* Critical? */
52 for (i = 0; i < DPTF_MAX_CRITICAL_POLICIES; ++i)
53 if (config->policies.critical[i].source == participant)
54 return true;
55
Tim Wawrzynczakc41f7f12020-05-29 13:56:37 -060056 /* Check fan as well (its use is implicit in the Active policy) */
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +053057 if ((participant == DPTF_FAN || participant == DPTF_FAN_2) &&
58 config->policies.active[0].target != DPTF_NONE)
Tim Wawrzynczakc41f7f12020-05-29 13:56:37 -060059 return true;
60
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060061 return false;
62}
63
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +053064/* Return the assigned namestring of the FAN participant */
65static const char *fan_namestring_of(enum dptf_participant participant)
66{
67 switch (participant) {
68 case DPTF_FAN:
69 return "TFN1";
70 case DPTF_FAN_2:
71 return "TFN2";
72 default:
73 return "";
74 }
75}
76
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -060077static const char *dptf_acpi_name(const struct device *dev)
78{
79 return "DPTF";
80}
81
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060082static int get_STA_value(const struct drivers_intel_dptf_config *config,
83 enum dptf_participant participant)
84{
85 return is_participant_used(config, participant) ?
86 ACPI_STATUS_DEVICE_ALL_ON :
87 ACPI_STATUS_DEVICE_ALL_OFF;
88}
89
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -060090static void dptf_write_hid(bool is_eisa, const char *hid)
91{
92 if (is_eisa)
93 acpigen_emit_eisaid(hid);
94 else
95 acpigen_write_string(hid);
96}
97
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -060098/* Devices with GENERIC _HID (distinguished by PTYP) */
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -060099static void dptf_write_generic_participant(const char *name,
100 enum dptf_generic_participant_type ptype,
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600101 const char *str, int sta_val,
102 const struct dptf_platform_info *platform_info)
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600103{
104 /* Auto-incrementing UID for generic participants */
105 static int generic_uid = 0;
106
107 acpigen_write_device(name);
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600108 acpigen_write_name("_HID");
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600109 dptf_write_hid(platform_info->use_eisa_hids, platform_info->generic_hid);
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600110
111 acpigen_write_name_integer("_UID", generic_uid++);
112 acpigen_write_STA(sta_val);
113
114 if (str)
Cliff Huang95e4ffe2023-09-07 09:39:37 -0700115 acpigen_write_name_unicode("_STR", str);
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600116
117 acpigen_write_name_integer("PTYP", ptype);
118
119 acpigen_pop_len(); /* Device */
120}
121
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600122/* \_SB.PCI0.TCPU */
123static void write_tcpu(const struct device *pci_dev,
124 const struct drivers_intel_dptf_config *config)
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -0600125{
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600126 /* DPTF CPU device - \_SB.PCI0.TCPU */
127 acpigen_write_scope(TCPU_SCOPE);
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600128 acpigen_write_device("TCPU");
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600129 acpigen_write_ADR_pci_device(pci_dev);
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600130 acpigen_write_STA(get_STA_value(config, DPTF_CPU));
131 acpigen_pop_len(); /* Device */
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600132 acpigen_pop_len(); /* TCPU Scope */
133}
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600134
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530135/* \_SB.DPTF.TFNx */
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600136static void write_fan(const struct drivers_intel_dptf_config *config,
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530137 const struct dptf_platform_info *platform_info,
138 enum dptf_participant participant)
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600139{
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530140 static int fan_uid = 0;
141
142 acpigen_write_device(fan_namestring_of(participant));
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600143 acpigen_write_name("_HID");
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600144 dptf_write_hid(platform_info->use_eisa_hids, platform_info->fan_hid);
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530145 acpigen_write_name_integer("_UID", fan_uid++);
Cliff Huang95e4ffe2023-09-07 09:39:37 -0700146 acpigen_write_name_unicode("_STR", DEFAULT_FAN_STR);
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530147 acpigen_write_name_integer("PTYP", DPTF_GENERIC_PARTICIPANT_TYPE_FAN);
148 acpigen_write_STA(get_STA_value(config, participant));
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600149 acpigen_pop_len(); /* Device */
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600150}
151
Sumeet R Pawnikar36571872021-05-11 20:05:20 +0530152/* \_SB.DPTF */
Sumeet Pawnikarf96aa7a2021-07-05 21:09:53 +0530153static void write_imok(void)
154{
155 acpigen_write_method("IMOK", 1);
156 /* Return (Arg0) */
157 acpigen_emit_byte(RETURN_OP);
158 acpigen_emit_byte(ARG0_OP);
159 acpigen_write_method_end();
160}
161/* \_SB.DPTF */
Sumeet R Pawnikar36571872021-05-11 20:05:20 +0530162static void write_oem_variables(const struct drivers_intel_dptf_config *config)
163{
164 int i;
165
166 acpigen_write_name("ODVX");
167 acpigen_write_package(DPTF_OEM_VARIABLE_COUNT);
168 for (i = 0; i < DPTF_OEM_VARIABLE_COUNT; i++)
169 acpigen_write_dword(config->oem_data.oem_variables[i]);
170 acpigen_write_package_end();
171
172 /*
173 * Method (ODUP, 2)
174 * Arg0 = Index of ODVX to update
175 * Arg1 = Value to place in ODVX[Arg0]
176 */
177 acpigen_write_method_serialized("ODUP", 2);
178 /* ODVX[Arg0] = Arg1 */
179 acpigen_write_store();
180 acpigen_emit_byte(ARG1_OP);
181 acpigen_emit_byte(INDEX_OP);
182 acpigen_emit_namestring("ODVX");
183 acpigen_emit_byte(ARG0_OP);
184 acpigen_emit_byte(ZERO_OP); /* Ignore Index() Destination */
185 acpigen_write_method_end();
186
187 /*
188 * Method (ODGT, 1)
189 * Arg0 = Index of ODVX to get
190 */
191 acpigen_write_method_serialized("ODGT", 1);
192 /* Return (ODVX[Arg0]) */
193 acpigen_emit_byte(RETURN_OP);
194 acpigen_emit_byte(DEREF_OP);
195 acpigen_emit_byte(INDEX_OP);
196 acpigen_emit_namestring("ODVX");
197 acpigen_emit_byte(ARG0_OP);
198 acpigen_emit_byte(ZERO_OP); /* Ignore Index() Destination */
199 acpigen_write_method_end();
200
201 /* Method (ODVP) { Return (ODVX) } */
202 acpigen_write_method_serialized("ODVP", 0);
203 acpigen_emit_byte(RETURN_OP);
204 acpigen_emit_namestring("ODVX");
205 acpigen_write_method_end();
206}
207
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600208/* \_SB.DPTF.xxxx */
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600209static void write_generic_devices(const struct drivers_intel_dptf_config *config,
210 const struct dptf_platform_info *platform_info)
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600211{
212 enum dptf_participant participant;
213 char name[ACPI_NAME_BUFFER_SIZE];
214 int i;
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600215
216 dptf_write_generic_participant("TCHG", DPTF_GENERIC_PARTICIPANT_TYPE_CHARGER,
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600217 DEFAULT_CHARGER_STR,
218 get_STA_value(config, DPTF_CHARGER),
219 platform_info);
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600220
Tim Wawrzynczak40713aa2021-11-24 09:18:44 -0700221 for (i = 0, participant = DPTF_TEMP_SENSOR_0; i < DPTF_MAX_TSR; ++i, ++participant) {
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600222 snprintf(name, sizeof(name), "TSR%1d", i);
223 dptf_write_generic_participant(name, DPTF_GENERIC_PARTICIPANT_TYPE_TSR,
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600224 NULL, get_STA_value(config, participant),
225 platform_info);
Tim Wawrzynczakff2f6b22020-05-29 13:24:03 -0600226 }
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600227}
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -0600228
Sumeet Pawnikare0bff812021-09-23 21:49:29 +0530229static const char *get_pmc_ipcs_method(void)
230{
231 const char *method = acpi_device_path_join(
232 pcidev_path_on_root(PCH_DEVFN_PMC), "IPCS");
233 if (!method) {
234 printk(BIOS_ERR, "%s: Unable to find PMC device IPCS method\n", __func__);
235 return NULL;
236 }
237 return method;
238}
239
240static void write_tpch_write_method(const char *tpch_write_method_name,
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530241 unsigned int ipc_subcmd_ctrl_value)
242{
Sumeet Pawnikare0bff812021-09-23 21:49:29 +0530243 /* Get IPCS method from the PMC device */
244 const char *ipcs = get_pmc_ipcs_method();
245 acpigen_write_method_serialized(tpch_write_method_name, 1);
246 acpigen_emit_namestring(ipcs);
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530247 acpigen_write_integer(PMC_IPC_CMD_COMMAND_FIVR);
248 acpigen_write_integer(PMC_IPC_CMD_CMD_ID_FIVR_WRITE);
Sumeet Pawnikare0bff812021-09-23 21:49:29 +0530249 acpigen_write_integer(PMC_IPC_COMMAND_FIVR_SIZE);
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530250 acpigen_write_integer(ipc_subcmd_ctrl_value);
251 acpigen_emit_byte(ARG0_OP);
Sumeet Pawnikare0bff812021-09-23 21:49:29 +0530252 acpigen_write_zero();
253 acpigen_write_zero();
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530254 /* The reason for returning a value here is a W/A for the ESIF shell */
255 acpigen_emit_byte(RETURN_OP);
Sumeet Pawnikar7c1ce192021-10-07 18:00:57 +0530256 acpigen_write_package(1);
257 acpigen_write_zero();
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530258 acpigen_write_package_end();
259 acpigen_write_method_end();
260}
261
Sumeet Pawnikare0bff812021-09-23 21:49:29 +0530262static void write_ppkg_package(const uint8_t i)
263{
264 acpigen_write_store();
265 acpigen_emit_byte(DEREF_OP);
266 acpigen_emit_byte(INDEX_OP);
267 acpigen_emit_byte(ARG0_OP);
268 acpigen_write_integer(i);
269 acpigen_emit_byte(ZERO_OP);
270 acpigen_emit_byte(INDEX_OP);
271 acpigen_emit_namestring("PPKG");
272 acpigen_write_integer(i);
273 acpigen_emit_byte(ZERO_OP);
274}
275
276/*
277 * Truncate Package received from IPC
278 * Arguments:
279 * Arg0: Package returned from the IPCS read call from the Pmc
280 * Return Value:
281 * Return Package with just the Status and ReadBuf0
282 * Status returns 0 for success and 2 for device error
283 */
284static void write_pkgc_method(void)
285{
286 acpigen_write_method_serialized("PKGC", 1);
287 acpigen_write_name("PPKG");
288 acpigen_write_package(2);
289 acpigen_write_zero();
290 acpigen_write_zero();
291 acpigen_write_package_end();
292
293 write_ppkg_package(0);
294 write_ppkg_package(1);
295
296 acpigen_write_return_namestr("PPKG");
297 acpigen_write_method_end();
298}
299
300static void write_tpch_read_method(const char *tpch_read_method_name,
301 unsigned int ipc_subcmd_ctrl_value)
302{
303 /* Get IPCS method from the PMC device */
304 const char *ipcs = get_pmc_ipcs_method();
305 acpigen_write_method_serialized(tpch_read_method_name, 0);
306 acpigen_write_store();
307 acpigen_emit_namestring(ipcs);
308 acpigen_write_integer(PMC_IPC_CMD_COMMAND_FIVR);
309 acpigen_write_integer(PMC_IPC_CMD_CMD_ID_FIVR_READ);
310 acpigen_write_integer(PMC_IPC_COMMAND_FIVR_SIZE);
311 acpigen_write_integer(ipc_subcmd_ctrl_value);
312 acpigen_write_zero();
313 acpigen_write_zero();
314 acpigen_write_zero();
315 acpigen_emit_byte(LOCAL0_OP);
316
317 acpigen_write_store();
318 acpigen_emit_namestring("PKGC");
319 acpigen_emit_byte(LOCAL0_OP);
320 acpigen_emit_byte(LOCAL1_OP);
321
322 acpigen_emit_byte(RETURN_OP);
323 acpigen_emit_byte(LOCAL1_OP);
324 acpigen_write_method_end();
325}
326
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530327static void write_create_tpch(const struct dptf_platform_info *platform_info)
328{
329 acpigen_write_device("TPCH");
330 acpigen_write_name("_HID");
331 dptf_write_hid(platform_info->use_eisa_hids, platform_info->tpch_device_hid);
Cliff Huang95e4ffe2023-09-07 09:39:37 -0700332 acpigen_write_name_unicode("_STR", DEFAULT_TPCH_STR);
Sumeet Pawnikare0bff812021-09-23 21:49:29 +0530333 acpigen_write_name_integer("PTYP", DPTF_GENERIC_PARTICIPANT_TYPE_TPCH);
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530334 acpigen_write_STA(ACPI_STATUS_DEVICE_ALL_ON);
335}
336
337static void write_tpch_methods(const struct dptf_platform_info *platform_info)
338{
339 write_create_tpch(platform_info);
340
Sumeet Pawnikare0bff812021-09-23 21:49:29 +0530341 const struct {
342 enum { READ, WRITE } type;
343 const char *method_name;
344 unsigned int subcommand;
345 } tpch_methods[] = {
346 { .type = WRITE,
347 .method_name =
348 platform_info->tpch_method_names.set_fivr_low_clock_method,
349 .subcommand = PMC_IPC_SUBCMD_RFI_CTRL0_LOGIC
350 },
351 { .type = WRITE,
352 .method_name =
353 platform_info->tpch_method_names.set_fivr_high_clock_method,
354 .subcommand = PMC_IPC_SUBCMD_RFI_CTRL4_LOGIC
355 },
356 { .type = READ,
357 .method_name =
358 platform_info->tpch_method_names.get_fivr_low_clock_method,
359 .subcommand = PMC_IPC_SUBCMD_RFI_CTRL0_LOGIC
360 },
361 { .type = READ,
362 .method_name =
363 platform_info->tpch_method_names.get_fivr_high_clock_method,
364 .subcommand = PMC_IPC_SUBCMD_RFI_CTRL4_LOGIC
365 },
366 { .type = READ,
367 .method_name =
368 platform_info->tpch_method_names.get_fivr_ssc_method,
369 .subcommand = PMC_IPC_SUBCMD_EMI_CTRL0_LOGIC
370 },
371 { .type = READ,
372 .method_name =
373 platform_info->tpch_method_names.get_fivr_switching_fault_status,
374 .subcommand = PMC_IPC_SUBCMD_FFFC_FAULT_STATUS
375 },
376 { .type = READ,
377 .method_name =
378 platform_info->tpch_method_names.get_fivr_switching_freq_mhz,
379 .subcommand = PMC_IPC_SUBCMD_FFFC_RFI_STATUS
380 },
381 };
382
383 write_pkgc_method();
384 for (size_t i = 0; i < ARRAY_SIZE(tpch_methods); i++) {
385 if (tpch_methods[i].type == READ) {
386 write_tpch_read_method(tpch_methods[i].method_name,
387 tpch_methods[i].subcommand);
388 } else if (tpch_methods[i].type == WRITE) {
389 write_tpch_write_method(tpch_methods[i].method_name,
390 tpch_methods[i].subcommand);
391 }
392 }
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530393
394 acpigen_write_device_end(); /* TPCH Device */
395}
396
Varshit B Pandya282b3b62022-04-18 14:50:30 +0530397static void write_create_tpwr(const struct drivers_intel_dptf_config *config,
398 const struct dptf_platform_info *platform_info)
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +0530399{
400 acpigen_write_device("TPWR");
401 acpigen_write_name("_HID");
402 if (platform_info->tpwr_device_hid != NULL)
403 dptf_write_hid(platform_info->use_eisa_hids, platform_info->tpwr_device_hid);
404 acpigen_write_name_string("_UID", "TPWR");
Cliff Huang95e4ffe2023-09-07 09:39:37 -0700405 acpigen_write_name_unicode("_STR", DEFAULT_POWER_STR);
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +0530406 acpigen_write_name_integer("PTYP", DPTF_GENERIC_PARTICIPANT_TYPE_POWER);
407 acpigen_write_STA(ACPI_STATUS_DEVICE_ALL_ON);
Varshit B Pandya282b3b62022-04-18 14:50:30 +0530408
409 /* PROP method */
410 if(config->prop != 0) {
411 acpigen_write_method_serialized("PROP", 0);
412 acpigen_emit_byte(RETURN_OP);
413 acpigen_write_integer(config->prop);
414 acpigen_pop_len(); /* Method PROP */
415 }
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +0530416 acpigen_write_device_end(); /* TPWR Power Participant Device */
417}
418
Varshit B Pandya282b3b62022-04-18 14:50:30 +0530419static void write_tpwr_methods(const struct drivers_intel_dptf_config *config,
420 const struct dptf_platform_info *platform_info)
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +0530421{
Varshit B Pandya282b3b62022-04-18 14:50:30 +0530422 write_create_tpwr(config, platform_info);
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +0530423}
424
Varshit B Pandya170a76c2022-04-02 15:11:36 +0530425static void write_create_tbat(const struct dptf_platform_info *platform_info)
426{
427 acpigen_write_device("TBAT");
428 acpigen_write_name("_HID");
429 if (platform_info->tbat_device_hid != NULL)
430 dptf_write_hid(platform_info->use_eisa_hids, platform_info->tbat_device_hid);
Varshit B Pandya4060df42022-07-01 17:57:43 +0530431 acpigen_write_name_string("_UID", "1");
Cliff Huang95e4ffe2023-09-07 09:39:37 -0700432 acpigen_write_name_unicode("_STR", DEFAULT_BATTERY_STR);
Varshit B Pandya170a76c2022-04-02 15:11:36 +0530433 acpigen_write_name_integer("PTYP", DPTF_GENERIC_PARTICIPANT_TYPE_BATTERY);
434 acpigen_write_STA(ACPI_STATUS_DEVICE_ALL_ON);
435 acpigen_write_device_end(); /* TBAT Battery Participant Device */
436}
437
438
439static void write_tbat_methods(const struct dptf_platform_info *platform_info)
440{
441 write_create_tbat(platform_info);
442}
443
444
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530445/* \_SB.DPTF - note: leaves the Scope open for child devices */
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600446static void write_open_dptf_device(const struct device *dev,
447 const struct dptf_platform_info *platform_info)
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600448{
449 acpigen_write_scope("\\_SB");
450 acpigen_write_device(acpi_device_name(dev));
451 acpigen_write_name("_HID");
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600452 dptf_write_hid(platform_info->use_eisa_hids, platform_info->dptf_device_hid);
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600453 acpigen_write_name_integer("_UID", 0);
454 acpigen_write_STA(ACPI_STATUS_DEVICE_ALL_ON);
455}
456
Subrata Banikaf206282022-12-19 21:56:35 +0530457static const struct dptf_platform_info generic_dptf_platform_info = {
458 .use_eisa_hids = CONFIG(DPTF_USE_EISA_HID),
459 /* _HID for the toplevel DPTF device, typically \_SB.DPTF */
460 .dptf_device_hid = DPTF_DPTF_DEVICE,
461 /* _HID for Intel DPTF Generic Device (these require PTYP as well) */
462 .generic_hid = DPTF_GEN_DEVICE,
463 /* _HID for Intel DPTF Fan Device */
464 .fan_hid = DPTF_FAN_DEVICE,
465
466#if CONFIG(DRIVERS_INTEL_DPTF_SUPPORTS_TPWR)
467 /* _HID for the toplevel TPWR device, typically \_SB.DPTF.TPWR */
468 .tpwr_device_hid = DPTF_TPWR_DEVICE,
469#endif
470
471#if CONFIG(DRIVERS_INTEL_DPTF_SUPPORTS_TBAT)
472 /* _HID for the toplevel BAT1 device, typically \_SB.DPTF.BAT1 */
473 .tbat_device_hid = DPTF_BAT1_DEVICE,
474#endif
475
476#if CONFIG(DRIVERS_INTEL_DPTF_SUPPORTS_TPCH)
477 /* _HID for the toplevel TPCH device, typically \_SB.TPCH */
478 .tpch_device_hid = DPTF_TPCH_DEVICE,
479
480 .tpch_method_names = {
481 .set_fivr_low_clock_method = "RFC0",
482 .set_fivr_high_clock_method = "RFC1",
483 .get_fivr_low_clock_method = "GFC0",
484 .get_fivr_high_clock_method = "GFC1",
485 .get_fivr_ssc_method = "GEMI",
486 .get_fivr_switching_fault_status = "GFFS",
487 .get_fivr_switching_freq_mhz = "GFCS",
488 },
489#endif
490};
491
492static const struct dptf_platform_info *get_dptf_platform_info(void)
493{
494 return &generic_dptf_platform_info;
495}
496
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600497/* Add minimal definitions of DPTF devices into the SSDT */
498static void write_device_definitions(const struct device *dev)
499{
Subrata Banikaf206282022-12-19 21:56:35 +0530500 const struct dptf_platform_info *platform_info = get_dptf_platform_info();
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600501 const struct drivers_intel_dptf_config *config;
502 struct device *parent;
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530503 enum dptf_participant p;
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600504
505 /* The CPU device gets an _ADR that matches the ACPI PCI address for 00:04.00 */
Arthur Heymans7fcd4d52023-08-24 15:12:19 +0200506 parent = dev && dev->upstream ? dev->upstream->dev : NULL;
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600507 if (!parent || parent->path.type != DEVICE_PATH_PCI) {
508 printk(BIOS_ERR, "%s: DPTF objects must live under 00:04.0 PCI device\n",
509 __func__);
510 return;
511 }
512
513 config = config_of(dev);
514 write_tcpu(parent, config);
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600515 write_open_dptf_device(dev, platform_info);
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530516
517 if (config->dptf_multifan_support) {
518 for (p = DPTF_FAN; p <= DPTF_FAN_2; ++p)
519 write_fan(config, platform_info, p);
520 } else
521 write_fan(config, platform_info, DPTF_FAN);
522
Sumeet R Pawnikar36571872021-05-11 20:05:20 +0530523 write_oem_variables(config);
Sumeet Pawnikarf96aa7a2021-07-05 21:09:53 +0530524 write_imok();
Tim Wawrzynczak7f7c3882021-04-09 12:15:21 -0600525 write_generic_devices(config, platform_info);
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600526
Sumeet Pawnikara91d9312021-08-30 23:19:38 +0530527 if (CONFIG(DRIVERS_INTEL_DPTF_SUPPORTS_TPCH))
528 write_tpch_methods(platform_info);
529
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +0530530 if (CONFIG(DRIVERS_INTEL_DPTF_SUPPORTS_TPWR))
Varshit B Pandya282b3b62022-04-18 14:50:30 +0530531 write_tpwr_methods(config, platform_info);
Varshit B Pandyae7d3a1a2022-03-20 20:39:51 +0530532
Varshit B Pandya170a76c2022-04-02 15:11:36 +0530533 if (CONFIG(DRIVERS_INTEL_DPTF_SUPPORTS_TBAT))
534 write_tbat_methods(platform_info);
535
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600536 acpigen_pop_len(); /* DPTF Device (write_open_dptf_device) */
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -0600537 acpigen_pop_len(); /* Scope */
538}
539
Martin Roth74f18772023-09-03 21:38:29 -0600540/* Emits policy definitions for each policy type */
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600541static void write_policies(const struct drivers_intel_dptf_config *config)
542{
543 dptf_write_enabled_policies(config->policies.active, DPTF_MAX_ACTIVE_POLICIES,
544 config->policies.passive, DPTF_MAX_PASSIVE_POLICIES,
545 config->policies.critical, DPTF_MAX_CRITICAL_POLICIES);
546
547 dptf_write_active_policies(config->policies.active,
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530548 DPTF_MAX_ACTIVE_POLICIES, config->dptf_multifan_support);
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600549
550 dptf_write_passive_policies(config->policies.passive,
551 DPTF_MAX_PASSIVE_POLICIES);
552
553 dptf_write_critical_policies(config->policies.critical,
554 DPTF_MAX_CRITICAL_POLICIES);
555}
556
557/* Writes other static tables that are used by DPTF */
558static void write_controls(const struct drivers_intel_dptf_config *config)
559{
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530560 enum dptf_participant p;
561 int fan_num;
562
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600563 dptf_write_charger_perf(config->controls.charger_perf, DPTF_MAX_CHARGER_PERF_STATES);
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530564
565 /* Write TFN perf states based on the number of fans on the platform */
566 if (config->dptf_multifan_support) {
567 for (p = DPTF_FAN, fan_num = 0; p <= DPTF_FAN_2; ++p, ++fan_num)
568 dptf_write_multifan_perf(config->controls.multifan_perf,
569 DPTF_MAX_FAN_PERF_STATES, p, fan_num);
570 } else
571 dptf_write_fan_perf(config->controls.fan_perf, DPTF_MAX_FAN_PERF_STATES,
572 DPTF_FAN);
573
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600574 dptf_write_power_limits(&config->controls.power_limits);
575}
576
577/* Options to control the behavior of devices */
578static void write_options(const struct drivers_intel_dptf_config *config)
579{
580 enum dptf_participant p;
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530581 int i, fan_num;
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600582
Sumeet Pawnikar2f7fa552022-06-08 17:43:36 +0530583 /* Configure Fan options based on the number of fans on the platform */
584 if (config->dptf_multifan_support) {
585 for (p = DPTF_FAN, fan_num = 0; p <= DPTF_FAN_2; ++p, ++fan_num) {
586 dptf_write_scope(p);
587 dptf_write_fan_options(
588 config->options.multifan_options[fan_num].fine_grained_control,
589 config->options.multifan_options[fan_num].step_size,
590 config->options.multifan_options[fan_num].low_speed_notify);
591 acpigen_pop_len(); /* Scope */
592 }
593 } else {
594 dptf_write_scope(DPTF_FAN);
595 dptf_write_fan_options(config->options.fan.fine_grained_control,
596 config->options.fan.step_size,
597 config->options.fan.low_speed_notify);
598 acpigen_pop_len(); /* Scope */
599 }
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600600
601 /* TSR options */
Tim Wawrzynczak40713aa2021-11-24 09:18:44 -0700602 for (p = DPTF_TEMP_SENSOR_0, i = 0; p <= DPTF_TEMP_SENSOR_4; ++p, ++i) {
Tim Wawrzynczakc6a593b2020-07-14 13:19:03 -0600603 if (is_participant_used(config, p) && (config->options.tsr[i].hysteresis ||
604 config->options.tsr[i].desc)) {
605 dptf_write_scope(p);
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600606 dptf_write_tsr_hysteresis(config->options.tsr[i].hysteresis);
607 dptf_write_STR(config->options.tsr[i].desc);
Tim Wawrzynczakc6a593b2020-07-14 13:19:03 -0600608 acpigen_pop_len(); /* Scope */
Tim Wawrzynczak5212ece62020-07-16 11:54:04 -0600609 }
610 }
611}
612
613/* Add custom tables and methods to SSDT */
614static void dptf_fill_ssdt(const struct device *dev)
615{
616 struct drivers_intel_dptf_config *config = config_of(dev);
617
618 write_device_definitions(dev);
619 write_policies(config);
620 write_controls(config);
621 write_options(config);
622
623 printk(BIOS_INFO, DPTF_DEVICE_PATH ": %s at %s\n", dev->chip_ops->name, dev_path(dev));
624}
625
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -0600626static struct device_operations dptf_ops = {
627 .read_resources = noop_read_resources,
628 .set_resources = noop_set_resources,
629 .acpi_name = dptf_acpi_name,
630 .acpi_fill_ssdt = dptf_fill_ssdt,
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -0600631};
632
633static void dptf_enable_dev(struct device *dev)
634{
635 dev->ops = &dptf_ops;
636}
637
638struct chip_operations drivers_intel_dptf_ops = {
Nicholas Sudsgaardbfb11be2024-01-30 09:53:46 +0900639 .name = "Intel DPTF",
Tim Wawrzynczak103bd5e2020-05-29 13:11:00 -0600640 .enable_dev = dptf_enable_dev,
641};