blob: c0dccfa9fcb588a7b76d1adca7d8179d316c99b6 [file] [log] [blame]
David Wu79effad2022-01-21 19:45:54 +08001fw_config
2 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB3_PS8815 1
5 end
6 field KB_BL 4 4
7 option KB_BL_ABSENT 0
8 option KB_BL_PRESENT 1
9 end
10 field AUDIO 5 7
11 option AUDIO_UNKNOWN 0
12 option MAX98373_NAU88L25B_I2S 1
13 end
David Wu110e5ce2022-02-08 17:24:18 +080014 field BOOT_NVME_MASK 8
15 option BOOT_NVME_DISABLED 0
16 option BOOT_NVME_ENABLED 1
17 end
18 field BOOT_EMMC_MASK 9
19 option BOOT_EMMC_DISABLED 0
20 option BOOT_EMMC_ENABLED 1
21 end
Ren Kuo6ec48052022-10-28 13:01:22 +080022 field FPMCU_MASK 10
23 option FPMCU_ENABLED 0
24 option FPMCU_DISABLED 1
25 end
David Wu79effad2022-01-21 19:45:54 +080026end
David Wud2bba5c2022-01-05 00:22:07 +080027chip soc/intel/alderlake
MAULIK V VAGHELA215a97e2022-03-07 18:39:17 +053028 register "sagv" = "SaGv_Enabled"
David Wud2bba5c2022-01-05 00:22:07 +080029
Ren Kuo4b5a98d2022-06-22 16:08:40 +080030 # As per Intel Advisory doc#723158, the change is required to prevent possible
31 # display flickering issue.
32 register "usb2_phy_sus_pg_disable" = "1"
33
MAULIK V VAGHELA215a97e2022-03-07 18:39:17 +053034 register "tcss_aux_ori" = "1"
David Wu79effad2022-01-21 19:45:54 +080035 register "typec_aux_bias_pads[0]" = "{.pad_auxp_dc = GPP_E22, .pad_auxn_dc = GPP_E23}"
David Wud2bba5c2022-01-05 00:22:07 +080036
David Wu79effad2022-01-21 19:45:54 +080037 register "usb2_ports[1]" = "USB2_PORT_EMPTY" # Disable USB2_C1
38 register "usb2_ports[3]" = "USB2_PORT_EMPTY" # Disable M.2 WWAN
39
40 register "usb3_ports[3]" = "USB3_PORT_EMPTY" # Disable M.2 WWAN
41
42 # FIVR configurations are disabled since the board doesn't have V1p05 and Vnn
43 # bypass rails implemented.
44 register "ext_fivr_settings" = "{
45 .configure_ext_fivr = 1,
46 }"
47
48 # Intel Common SoC Config
49 #+-------------------+---------------------------+
50 #| Field | Value |
51 #+-------------------+---------------------------+
52 #| GSPI1 | Fingerprint MCU |
53 #| I2C0 | Audio |
54 #| I2C1 | cr50 TPM. Early init is |
55 #| | required to set up a BAR |
56 #| | for TPM communication |
57 #| I2C3 | TouchScreen |
58 #| I2C5 | Trackpad |
59 #+-------------------+---------------------------+
60 register "common_soc_config" = "{
61 .i2c[0] = {
62 .speed = I2C_SPEED_FAST,
David Wu79effad2022-01-21 19:45:54 +080063 },
64 .i2c[1] = {
65 .early_init = 1,
66 .speed = I2C_SPEED_FAST,
Ren Kuo6b3f7a92022-07-01 18:18:53 +080067 .rise_time_ns = 550,
David Wu79effad2022-01-21 19:45:54 +080068 .fall_time_ns = 400,
69 .data_hold_time_ns = 50,
70 },
71 .i2c[2] = {
72 .speed = I2C_SPEED_FAST,
David Wu79effad2022-01-21 19:45:54 +080073 },
74 .i2c[3] = {
75 .speed = I2C_SPEED_FAST,
Ren Kuo6b3f7a92022-07-01 18:18:53 +080076 .rise_time_ns = 550,
David Wu79effad2022-01-21 19:45:54 +080077 .fall_time_ns = 400,
78 .data_hold_time_ns = 50,
79 },
80 .i2c[5] = {
81 .speed = I2C_SPEED_FAST,
David Wu79effad2022-01-21 19:45:54 +080082 },
83 }"
84
85 device domain 0 on
Ren Kuo8df9cbb2022-03-15 17:04:23 +080086 device ref tbt_pcie_rp0 off end
87 device ref tbt_pcie_rp1 off end
88 device ref tbt_pcie_rp2 off end
89 device ref tcss_dma0 off end
90 device ref tcss_dma1 off end
Won Chung7f5c6d22023-07-31 23:11:01 +000091 device ref igpu on
92 chip drivers/gfx/generic
93 register "device_count" = "6"
94 # DDIA for eDP
95 register "device[0].name" = ""LCD""
96 # DDIB for HDMI
97 register "device[1].name" = ""DD01""
98 # TCP0 (DP-1) for port C0
99 register "device[2].name" = ""DD02""
100 register "device[2].use_pld" = "true"
101 register "device[2].pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))"
102 # TCP1 (DP-2) is unused for any ports but still enumerated in the kernel, so GFX device is added for TCP1
103 register "device[3].name" = ""DD03""
104 # TCP2 (DP-3) for port C1
105 register "device[4].name" = ""DD04""
106 register "device[4].use_pld" = "true"
107 register "device[4].pld" = "ACPI_PLD_TYPE_C(RIGHT, RIGHT, ACPI_PLD_GROUP(2, 1))"
108 # TCP3 (DP-4) is unused for any ports but still enumerated in the kernel, so GFX device is added for TCP3
109 register "device[5].name" = ""DD05""
110 device generic 0 on end
111 end
112 end # Integrated Graphics Device
David Wu79effad2022-01-21 19:45:54 +0800113 device ref dtt on
114 chip drivers/intel/dptf
115 ## sensor information
116 register "options.tsr[0].desc" = ""DRAM""
117 register "options.tsr[1].desc" = ""Soc""
118 register "options.tsr[2].desc" = ""Charger""
119
120 # TODO: below values are initial reference values only
121 ## Active Policy
122 register "policies.active" = "{
123 [0] = {
124 .target = DPTF_CPU,
125 .thresholds = {
126 TEMP_PCT(85, 90),
127 TEMP_PCT(75, 80),
128 TEMP_PCT(68, 70),
129 TEMP_PCT(62, 60),
130 TEMP_PCT(55, 50),
131 TEMP_PCT(50, 40),
132 TEMP_PCT(40, 30),
133 }
134 },
135 [1] = {
136 .target = DPTF_TEMP_SENSOR_1,
137 .thresholds = {
138 TEMP_PCT(60, 90),
139 TEMP_PCT(55, 80),
140 TEMP_PCT(52, 70),
141 TEMP_PCT(48, 60),
142 TEMP_PCT(44, 50),
143 TEMP_PCT(40, 40),
144 TEMP_PCT(36, 30),
145 }
146 }
147 }"
148
149 ## Passive Policy
150 register "policies.passive" = "{
151 [0] = DPTF_PASSIVE(CPU, CPU, 90, 5000),
152 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 55, 5000),
153 [2] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 55, 5000),
154 [3] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_2, 55, 5000),
155 }"
156
157 ## Critical Policy
158 register "policies.critical" = "{
159 [0] = DPTF_CRITICAL(CPU, 100, SHUTDOWN),
160 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 85, SHUTDOWN),
161 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 85, SHUTDOWN),
162 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 85, SHUTDOWN),
163 }"
164
165 register "controls.power_limits" = "{
166 .pl1 = {
167 .min_power = 18000,
168 .max_power = 28000,
169 .time_window_min = 28 * MSECS_PER_SEC,
170 .time_window_max = 32 * MSECS_PER_SEC,
171 .granularity = 200,
172 },
173 .pl2 = {
174 .min_power = 40000,
175 .max_power = 40000,
176 .time_window_min = 28 * MSECS_PER_SEC,
177 .time_window_max = 32 * MSECS_PER_SEC,
178 .granularity = 1000,
179 }
180 }"
181
182 ## Charger Performance Control (Control, mA)
183 register "controls.charger_perf" = "{
184 [0] = { 255, 1700 },
185 [1] = { 24, 1500 },
186 [2] = { 16, 1000 },
187 [3] = { 8, 500 }
188 }"
189
190 ## Fan Performance Control (Percent, Speed, Noise, Power)
191 register "controls.fan_perf" = "{
192 [0] = { 90, 6700, 220, 2200, },
193 [1] = { 80, 5800, 180, 1800, },
194 [2] = { 70, 5000, 145, 1450, },
195 [3] = { 60, 4900, 115, 1150, },
196 [4] = { 50, 3838, 90, 900, },
197 [5] = { 40, 2904, 55, 550, },
198 [6] = { 30, 2337, 30, 300, },
199 [7] = { 20, 1608, 15, 150, },
200 [8] = { 10, 800, 10, 100, },
201 [9] = { 0, 0, 0, 50, }
202 }"
203
204 ## Fan options
205 register "options.fan.fine_grained_control" = "1"
206 register "options.fan.step_size" = "2"
207
208 device generic 0 alias dptf_policy on end
209 end
210 end
211 device ref pcie4_0 on
212 # Enable CPU PCIE RP 1 using CLK 0
213 register "cpu_pcie_rp[CPU_RP(1)]" = "{
214 .clk_req = 0,
215 .clk_src = 0,
216 .flags = PCIE_RP_LTR | PCIE_RP_AER,
217 }"
David Wu110e5ce2022-02-08 17:24:18 +0800218 probe BOOT_NVME_MASK BOOT_NVME_ENABLED
David Wu79effad2022-01-21 19:45:54 +0800219 end
220 device ref cnvi_wifi on
221 chip drivers/wifi/generic
222 register "wake" = "GPE0_PME_B0"
223 device generic 0 on end
224 end
225 end
226 device ref i2c0 on
227 chip drivers/i2c/nau8825
228 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW(GPP_A23)"
229 register "jkdet_enable" = "1"
230 register "jkdet_pull_enable" = "0"
231 register "jkdet_pull_up" = "0"
232 register "jkdet_polarity" = "1" # ActiveLow
233 register "vref_impedance" = "2" # 125kOhm
234 register "micbias_voltage" = "6" # 2.754
235 register "sar_threshold_num" = "4"
236 register "sar_threshold[0]" = "0x0C"
237 register "sar_threshold[1]" = "0x1C"
238 register "sar_threshold[2]" = "0x38"
239 register "sar_threshold[3]" = "0x60"
240 register "sar_hysteresis" = "1"
241 register "sar_voltage" = "6"
242 register "sar_compare_time" = "0" # 500ns
243 register "sar_sampling_time" = "0" # 2us
244 register "short_key_debounce" = "2" # 100ms
245 register "jack_insert_debounce" = "7" # 512ms
246 register "jack_eject_debounce" = "7" # 512ms
247 device i2c 1a on
248 probe AUDIO MAX98373_NAU88L25B_I2S
249 end
250 end
251 chip drivers/i2c/max98373
252 register "vmon_slot_no" = "0"
253 register "imon_slot_no" = "1"
254 register "uid" = "0"
255 register "desc" = ""Right Speaker Amp""
256 register "name" = ""MAXR""
257 device i2c 31 on
258 probe AUDIO MAX98373_NAU88L25B_I2S
259 end
260 end
261 chip drivers/i2c/max98373
262 register "vmon_slot_no" = "2"
263 register "imon_slot_no" = "3"
264 register "uid" = "1"
265 register "desc" = ""Left Speaker Amp""
266 register "name" = ""MAXL""
267 device i2c 32 on
268 probe AUDIO MAX98373_NAU88L25B_I2S
269 end
270 end
271 end #I2C0
272 device ref i2c1 on
273 chip drivers/i2c/tpm
274 register "hid" = ""GOOG0005""
275 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_A13_IRQ)"
276 device i2c 50 on end
277 end
278 end
279 device ref i2c3 on
280 chip drivers/i2c/hid
281 register "generic.hid" = ""ELAN90FC""
282 register "generic.desc" = ""ELAN Touchscreen""
283 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_C7_IRQ)"
Matt DeVillier8a0e6b52023-04-27 10:04:27 -0500284 register "generic.detect" = "1"
David Wu79effad2022-01-21 19:45:54 +0800285 register "generic.reset_gpio" =
286 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C1)"
Ren Kuo35bd7af2022-11-14 10:18:32 +0800287 register "generic.reset_delay_ms" = "150"
David Wu79effad2022-01-21 19:45:54 +0800288 register "generic.reset_off_delay_ms" = "1"
289 register "generic.enable_gpio" =
290 "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C0)"
291 register "generic.enable_delay_ms" = "6"
292 register "generic.stop_gpio" =
293 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C6)"
294 register "generic.stop_off_delay_ms" = "1"
295 register "generic.has_power_resource" = "1"
David Wu79effad2022-01-21 19:45:54 +0800296 register "hid_desc_reg_offset" = "0x01"
297 device i2c 0x10 on end
298 end
299 end
300 device ref i2c5 on
301 chip drivers/i2c/generic
302 register "hid" = ""ELAN0000""
303 register "desc" = ""ELAN Touchpad""
304 register "irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_F14_IRQ)"
305 register "wake" = "GPE0_DW2_14"
Matt DeVillier2cf52d82022-09-01 15:09:24 -0500306 register "detect" = "1"
David Wu79effad2022-01-21 19:45:54 +0800307 device i2c 15 on end
308 end
309 chip drivers/i2c/hid
Matt DeVilliere9f0ed52022-12-19 15:06:15 -0600310 register "generic.hid" = ""SYNA0000""
311 register "generic.cid" = ""ACPI0C50""
David Wu79effad2022-01-21 19:45:54 +0800312 register "generic.desc" = ""Synaptics Touchpad""
313 register "generic.irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_F14_IRQ)"
314 register "generic.wake" = "GPE0_DW2_14"
Matt DeVillier2cf52d82022-09-01 15:09:24 -0500315 register "generic.detect" = "1"
David Wu79effad2022-01-21 19:45:54 +0800316 register "hid_desc_reg_offset" = "0x20"
317 device i2c 0x2c on end
318 end
319 end
320 device ref pcie_rp3 on
David Wu110e5ce2022-02-08 17:24:18 +0800321 chip soc/intel/common/block/pcie/rtd3
322 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B4)"
323 register "srcclk_pin" = "4"
Subrata Banik753de9a2022-06-20 06:46:38 +0000324 register "ext_pm_support" = "ACPI_PCIE_RP_EMIT_ALL"
David Wu110e5ce2022-02-08 17:24:18 +0800325 device generic 0 alias emmc_rtd3 on end
326 end
David Wu79effad2022-01-21 19:45:54 +0800327 # Enable PCIe-to-eMMC bridge PCIE 3 using clk 4
328 register "pch_pcie_rp[PCH_RP(3)]" = "{
329 .clk_src = 4,
330 .clk_req = 4,
331 .flags = PCIE_RP_LTR | PCIE_RP_AER,
332 }"
David Wu110e5ce2022-02-08 17:24:18 +0800333 probe BOOT_EMMC_MASK BOOT_EMMC_ENABLED
David Wu79effad2022-01-21 19:45:54 +0800334 end #PCIE3 BH799BB
335 device ref pcie_rp6 off end # PCIE6 WWAN
336 device ref pcie_rp8 off end # PCIE8 SD card
337 device ref pcie_rp9 off end # PCIE9-12 SSD
338 device ref gspi1 on
339 chip drivers/spi/acpi
340 register "name" = ""CRFP""
341 register "hid" = "ACPI_DT_NAMESPACE_HID"
342 register "uid" = "1"
343 register "compat_string" = ""google,cros-ec-spi""
344 register "irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_F15_IRQ)"
345 register "wake" = "GPE0_DW2_15"
Tarun Tuli2b523ce2022-08-29 13:39:58 -0400346 register "has_power_resource" = "1"
347 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D1)"
348 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D2)"
349 register "enable_delay_ms" = "3"
Ren Kuo6ec48052022-10-28 13:01:22 +0800350 device spi 0 on
351 probe FPMCU_MASK FPMCU_ENABLED
352 end
David Wu79effad2022-01-21 19:45:54 +0800353 end # FPMCU
354 end
355 device ref pch_espi on
356 chip ec/google/chromeec
357 use conn0 as mux_conn[0]
358 use conn1 as mux_conn[1]
359 device pnp 0c09.0 on end
360 end
361 end
362 device ref pmc hidden
363 chip drivers/intel/pmc_mux
364 device generic 0 on
365 chip drivers/intel/pmc_mux/conn
366 use usb2_port1 as usb2_port
367 use tcss_usb3_port1 as usb3_port
368 device generic 0 alias conn0 on end
369 end
370 chip drivers/intel/pmc_mux/conn
371 use usb2_port3 as usb2_port
372 use tcss_usb3_port3 as usb3_port
373 device generic 1 alias conn1 on end
374 end
375 end
376 end
377 end
378 device ref tcss_xhci on
379 chip drivers/usb/acpi
380 device ref tcss_root_hub on
381 chip drivers/usb/acpi
382 register "desc" = ""USB3 Type-C Port C0 (MLB)""
383 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Subrata Banikd1275fb2022-02-16 20:34:03 +0530384 register "use_custom_pld" = "true"
385 register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))"
David Wu79effad2022-01-21 19:45:54 +0800386 device ref tcss_usb3_port1 on end
387 end
388 chip drivers/usb/acpi
389 register "desc" = ""USB3 Type-C Port C1 (DB)""
390 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Subrata Banikd1275fb2022-02-16 20:34:03 +0530391 register "use_custom_pld" = "true"
Won Chung04860bb2022-05-23 23:08:44 +0000392 register "custom_pld" = "ACPI_PLD_TYPE_C(RIGHT, RIGHT, ACPI_PLD_GROUP(2, 1))"
Ron Lee558952a2022-12-13 19:48:59 +0800393 register "usb_lpm_incapable" = "true"
David Wu79effad2022-01-21 19:45:54 +0800394 device ref tcss_usb3_port3 on end
395 end
396 end
397 end
398 end
399 device ref xhci on
400 chip drivers/usb/acpi
401 device ref xhci_root_hub on
402 chip drivers/usb/acpi
403 register "desc" = ""USB2 Type-C Port C0 (MLB)""
404 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Subrata Banikd1275fb2022-02-16 20:34:03 +0530405 register "use_custom_pld" = "true"
406 register "custom_pld" = "ACPI_PLD_TYPE_C(LEFT, LEFT, ACPI_PLD_GROUP(1, 1))"
David Wu79effad2022-01-21 19:45:54 +0800407 device ref usb2_port1 on end
408 end
409 chip drivers/usb/acpi
410 register "desc" = ""USB2 Type-C Port C1 (DB)""
411 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
Subrata Banikd1275fb2022-02-16 20:34:03 +0530412 register "use_custom_pld" = "true"
Won Chung04860bb2022-05-23 23:08:44 +0000413 register "custom_pld" = "ACPI_PLD_TYPE_C(RIGHT, RIGHT, ACPI_PLD_GROUP(2, 1))"
David Wu79effad2022-01-21 19:45:54 +0800414 device ref usb2_port3 on end
415 end
416 chip drivers/usb/acpi
417 register "desc" = ""USB2 Camera""
418 register "type" = "UPC_TYPE_INTERNAL"
419 device ref usb2_port6 on end
420 end
421 chip drivers/usb/acpi
422 register "desc" = ""USB2 Type-A Port A0 (DB)""
423 register "type" = "UPC_TYPE_A"
Subrata Banikd1275fb2022-02-16 20:34:03 +0530424 register "use_custom_pld" = "true"
Won Chung04860bb2022-05-23 23:08:44 +0000425 register "custom_pld" = "ACPI_PLD_TYPE_A(RIGHT, LEFT, ACPI_PLD_GROUP(1, 2))"
David Wu79effad2022-01-21 19:45:54 +0800426 device ref usb2_port9 on end
427 end
428 chip drivers/usb/acpi
429 register "desc" = ""USB2 Bluetooth""
430 register "type" = "UPC_TYPE_INTERNAL"
431 register "reset_gpio" =
432 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_D4)"
433 device ref usb2_port10 on end
434 end
435 chip drivers/usb/acpi
436 register "desc" = ""USB3 Type-A Port A0 (DB)""
437 register "type" = "UPC_TYPE_USB3_A"
Subrata Banikd1275fb2022-02-16 20:34:03 +0530438 register "use_custom_pld" = "true"
Won Chung04860bb2022-05-23 23:08:44 +0000439 register "custom_pld" = "ACPI_PLD_TYPE_A(RIGHT, LEFT, ACPI_PLD_GROUP(1, 2))"
David Wu79effad2022-01-21 19:45:54 +0800440 device ref usb3_port1 on end
441 end
442 end
443 end
444 end
Matt DeVillier3f3dc502023-01-17 13:44:23 -0600445 device ref hda on
446 chip drivers/sof
447 register "spkr_tplg" = "max98373"
448 register "jack_tplg" = "nau8825"
449 register "mic_tplg" = "_2ch_pdm0"
450 device generic 0 on end
451 end
452 end
David Wu79effad2022-01-21 19:45:54 +0800453 end
David Wud2bba5c2022-01-05 00:22:07 +0800454end