blob: 52fcd49df69b50e080db0987b06d6e3a1ad59a84 [file] [log] [blame]
Mario Scheithauer5716b4c2018-11-14 13:27:05 +01001chip soc/intel/apollolake
2
Mario Scheithauer5716b4c2018-11-14 13:27:05 +01003 register "sci_irq" = "SCIS_IRQ10"
4
Mario Scheithauer5716b4c2018-11-14 13:27:05 +01005 # EMMC TX DATA Delay 1
6 # Refer to EDS-Vol2-22.3.
7 # [14:8] steps of delay for HS400, each 125ps.
8 # [6:0] steps of delay for SDR104/HS200, each 125ps.
9 register "emmc_tx_data_cntl1" = "0x0C16"
10
11 # EMMC TX DATA Delay 2
12 # Refer to EDS-Vol2-22.3.
13 # [30:24] steps of delay for SDR50, each 125ps.
14 # [22:16] steps of delay for DDR50, each 125ps.
15 # [14:8] steps of delay for SDR25/HS50, each 125ps.
16 # [6:0] steps of delay for SDR12, each 125ps.
17 register "emmc_tx_data_cntl2" = "0x28162828"
18
19 # EMMC RX CMD/DATA Delay 1
20 # Refer to EDS-Vol2-22.3.
21 # [30:24] steps of delay for SDR50, each 125ps.
22 # [22:16] steps of delay for DDR50, each 125ps.
23 # [14:8] steps of delay for SDR25/HS50, each 125ps.
24 # [6:0] steps of delay for SDR12, each 125ps.
25 register "emmc_rx_cmd_data_cntl1" = "0x00181717"
26
27 # EMMC RX CMD/DATA Delay 2
28 # Refer to EDS-Vol2-22.3.
29 # [17:16] stands for Rx Clock before Output Buffer
30 # [14:8] steps of delay for Auto Tuning Mode, each 125ps.
31 # [6:0] steps of delay for HS200, each 125ps.
32 register "emmc_rx_cmd_data_cntl2" = "0x10008"
33
34 # 0:HS400(Default), 1:HS200, 2:DDR50
Mario Scheithauer1f21a962019-07-10 13:15:54 +020035 register "emmc_host_max_speed" = "1"
Mario Scheithauer5716b4c2018-11-14 13:27:05 +010036
Werner Zehd7e5f4b2019-02-01 12:39:40 +010037 # Enable Vtd feature
38 register "enable_vtd" = "1"
39
Werner Zeh45f44942021-04-27 11:40:17 +020040 # I2C0 controller used for RTC
41 register "common_soc_config" = "{
42 .i2c[0] = {
43 .speed = I2C_SPEED_STANDARD,
44 .rise_time_ns = 160,
45 .fall_time_ns = 110,
Werner Zeha67bda32021-05-31 07:15:36 +020046 .data_hold_time_ns = 300,
47 .speed_config[0] = {
48 .speed = I2C_SPEED_FAST,
49 .scl_hcnt = 0x5b,
50 .scl_lcnt = 0xce,
51 .sda_hold = 0x28
52 },
Werner Zeh45f44942021-04-27 11:40:17 +020053 },
54 }"
55
Mario Scheithauer5716b4c2018-11-14 13:27:05 +010056 device domain 0 on
57 device pci 00.0 on end # - Host Bridge
58 device pci 00.1 off end # - DPTF
59 device pci 00.2 off end # - NPK
60 device pci 02.0 on end # - Gen - Display
61 device pci 03.0 off end # - Iunit
62 device pci 0d.0 on end # - P2SB
63 device pci 0d.1 off end # - PMC
64 device pci 0d.2 on end # - SPI
65 device pci 0d.3 off end # - Shared SRAM
Werner Zeha4e52362019-04-12 09:10:27 +020066 device pci 0e.0 on end # - Audio
Subrata Banike9b93732020-09-17 15:48:54 +053067 device pci 0f.0 on end # - CSE
Mario Scheithauer5716b4c2018-11-14 13:27:05 +010068 device pci 11.0 on end # - ISH
Mario Scheithauerf0232702022-01-26 11:53:00 +010069 device pci 12.0 on # - SATA
Mario Scheithauer7e5b28f2023-05-31 14:36:22 +020070 register "sata_ports_enable[0]" = "1"
71 register "sata_ports_enable[1]" = "1"
Mario Scheithauerd2032712023-05-22 15:29:29 +020072 register "sata_ports_ssd[0]" = "1"
73 register "sata_ports_ssd[1]" = "1"
Mario Scheithauerf0232702022-01-26 11:53:00 +010074 register "DisableSataSalpSupport" = "1"
Mario Scheithauer6256fb62023-05-22 14:45:42 +020075 register "sata_speed" = "SATA_GEN2"
Mario Scheithauerf0232702022-01-26 11:53:00 +010076 end
Mario Scheithauer92e4ed12021-01-14 14:54:38 +010077 device pci 13.0 on # - RP 2 - PCIe A 0
78 register "pcie_rp_clkreq_pin[2]" = "0"
79 register "pcie_rp_hotplug_enable[2]" = "0"
80 end
81 device pci 13.1 off # - RP 3 - PCIe A 1
82 register "pcie_rp_clkreq_pin[3]" = "CLKREQ_DISABLED"
83 end
84 device pci 13.2 on # - RP 4 - PCIe-A 2
85 register "pcie_rp_clkreq_pin[4]" = "2"
86 register "pcie_rp_hotplug_enable[4]" = "0"
87 end
88 device pci 13.3 on # - RP 5 - PCIe-A 3
89 register "pcie_rp_clkreq_pin[5]" = "3"
90 register "pcie_rp_hotplug_enable[5]" = "0"
91 end
92 device pci 14.0 on # - RP 0 - PCIe-B 0
93 register "pcie_rp_clkreq_pin[0]" = "1"
94 register "pcie_rp_hotplug_enable[0]" = "0"
95 end
96 device pci 14.1 off # - RP 1 - PCIe-B 1
97 register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED"
98 end
Mario Scheithauer5716b4c2018-11-14 13:27:05 +010099 device pci 15.0 on end # - XHCI
100 device pci 15.1 off end # - XDCI
101 device pci 16.0 on # - I2C 0
102 # Enable external RTC chip
103 chip drivers/i2c/rx6110sa
104 register "pmon_sampling" = "PMON_SAMPL_256_MS"
105 register "bks_on" = "0"
106 register "bks_off" = "1"
107 register "iocut_en" = "1"
108 register "set_user_date" = "1"
109 register "user_year" = "04"
110 register "user_month" = "07"
111 register "user_day" = "01"
112 register "user_weekday" = "4"
113 device i2c 0x32 on end # RTC RX6110 SA
114 end
Uwe Poeche99658852019-11-05 15:44:42 +0100115 # Enable external display bridge (eDP to LVDS)
116 chip drivers/i2c/ptn3460
117 device i2c 0x20 on end # PTN3460 DP2LVDS Bridge
118 end
Mario Scheithauer5716b4c2018-11-14 13:27:05 +0100119 end
120 device pci 16.1 off end # - I2C 1
121 device pci 16.2 off end # - I2C 2
122 device pci 16.3 off end # - I2C 3
123 device pci 17.0 off end # - I2C 4
124 device pci 17.1 off end # - I2C 5
125 device pci 17.2 off end # - I2C 6
126 device pci 17.3 on end # - I2C 7
127 device pci 18.0 on end # - UART 0
128 device pci 18.1 on end # - UART 1
129 device pci 18.2 on end # - UART 2
130 device pci 18.3 on end # - UART 3
131 device pci 19.0 off end # - SPI 0
132 device pci 19.1 off end # - SPI 1
133 device pci 19.2 off end # - SPI 2
134 device pci 1a.0 off end # - PWM
Mario Scheithauer36a4a9d2018-11-28 08:37:31 +0100135 device pci 1b.0 on end # - SDCARD
Mario Scheithauer5716b4c2018-11-14 13:27:05 +0100136 device pci 1c.0 on end # - eMMC
137 device pci 1d.0 off end # - UFS
138 device pci 1e.0 off end # - SDIO
Elyes HAOUASbda27cd2020-06-27 07:17:16 +0200139 device pci 1f.0 on # - LPC
Mario Scheithauer37fedc02019-06-03 16:35:25 +0200140 chip drivers/pc80/tpm
141 device pnp 0c31.0 on end
142 end
143 end
Mario Scheithauer5716b4c2018-11-14 13:27:05 +0100144 device pci 1f.1 on end # - SMBUS
145 end
146end