blob: aabdd7491879ffe2b9ad9115904c321dc329252e [file] [log] [blame]
Scott Duplichana649a962011-02-24 05:00:33 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2011 Advanced Micro Devices, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010017 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Scott Duplichana649a962011-02-24 05:00:33 +000018 */
19
20#include <stdint.h>
21#include <string.h>
22#include <device/pci_def.h>
23#include <device/pci_ids.h>
24#include <arch/io.h>
25#include <arch/stages.h>
26#include <device/pnp_def.h>
Scott Duplichana649a962011-02-24 05:00:33 +000027#include <arch/cpu.h>
28#include <cpu/x86/lapic.h>
29#include <console/console.h>
30#include <console/loglevel.h>
Kyösti Mälkki107f72e2014-01-06 11:06:26 +020031#include <cpu/x86/mtrr.h>
Edward O'Callaghanbf9d1222014-10-29 09:26:00 +110032#include <cpu/amd/car.h>
Kyösti Mälkkif21c2ac2014-10-19 09:35:18 +030033#include <northbridge/amd/agesa/agesawrapper.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110034#include <cpu/x86/bist.h>
Felix Heldc1869662014-07-19 00:21:43 +020035#include <superio/nuvoton/common/nuvoton.h>
36#include <superio/nuvoton/nct5572d/nct5572d.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110037#include <cpu/x86/lapic.h>
Paul Menzel69743962013-04-19 10:05:57 +020038#include <sb_cimx.h>
Scott Duplichana649a962011-02-24 05:00:33 +000039#include "SBPLATFORM.h"
40
Scott Duplichana649a962011-02-24 05:00:33 +000041
Felix Heldc1869662014-07-19 00:21:43 +020042#define SERIAL_DEV PNP_DEV(0x2e, NCT5572D_SP1)
Scott Duplichana649a962011-02-24 05:00:33 +000043
44void cache_as_ram_main(unsigned long bist, unsigned long cpu_init_detectedx)
45{
Stefan Reinauer44c1d312011-06-04 10:36:21 -070046 u32 val;
Scott Duplichana649a962011-02-24 05:00:33 +000047
Marc Jones938ae3e2012-01-17 16:51:24 -070048 /*
49 * All cores: allow caching of flash chip code and data
50 * (there are no cache-as-ram reliability concerns with family 14h)
51 */
Kyösti Mälkki107f72e2014-01-06 11:06:26 +020052 __writemsr(0x20c, (0x0100000000ull - CACHE_ROM_SIZE) | 5);
53 __writemsr(0x20d, (0x1000000000ull - CACHE_ROM_SIZE) | 0x800);
Marshall Buschman314f4a22011-06-04 15:47:05 +000054
Marc Jones938ae3e2012-01-17 16:51:24 -070055 /* All cores: set pstate 0 (1600 MHz) early to save a few ms of boot time */
Stefan Reinauer44c1d312011-06-04 10:36:21 -070056 __writemsr(0xc0010062, 0);
Marshall Buschmanfd460e62011-06-04 15:44:54 +000057
Kyösti Mälkki48518f02014-11-25 14:20:57 +020058 amd_initmmio();
Kyösti Mälkkie453b9a2014-11-25 14:03:29 +020059
Stefan Reinauer44c1d312011-06-04 10:36:21 -070060 if (!cpu_init_detectedx && boot_cpu()) {
61 post_code(0x30);
Kerry Shefeed3292011-08-18 18:03:44 +080062 sb_Poweron_Init();
Marshall Buschmanb3ee0d62011-06-04 15:44:31 +000063
Stefan Reinauer44c1d312011-06-04 10:36:21 -070064 post_code(0x31);
Felix Heldc1869662014-07-19 00:21:43 +020065 nuvoton_enable_serial(SERIAL_DEV, CONFIG_TTYS0_BASE);
Stefan Reinauer44c1d312011-06-04 10:36:21 -070066 console_init();
67 }
Scott Duplichana649a962011-02-24 05:00:33 +000068
Stefan Reinauer44c1d312011-06-04 10:36:21 -070069 /* Halt if there was a built in self test failure */
70 post_code(0x34);
71 report_bist_failure(bist);
Scott Duplichana649a962011-02-24 05:00:33 +000072
Marc Jones938ae3e2012-01-17 16:51:24 -070073 /* Load MPB */
Stefan Reinauer44c1d312011-06-04 10:36:21 -070074 val = cpuid_eax(1);
Elyes HAOUASaedcc102014-07-21 08:07:19 +020075 printk(BIOS_DEBUG, "BSP Family_Model: %08x\n", val);
76 printk(BIOS_DEBUG, "cpu_init_detectedx = %08lx\n", cpu_init_detectedx);
Scott Duplichana649a962011-02-24 05:00:33 +000077
Stefan Reinauer44c1d312011-06-04 10:36:21 -070078 post_code(0x37);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030079 agesawrapper_amdinitreset();
Scott Duplichana649a962011-02-24 05:00:33 +000080
Stefan Reinauer44c1d312011-06-04 10:36:21 -070081 post_code(0x39);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030082 agesawrapper_amdinitearly();
Scott Duplichana649a962011-02-24 05:00:33 +000083
Stefan Reinauer44c1d312011-06-04 10:36:21 -070084 post_code(0x40);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030085 agesawrapper_amdinitpost();
Scott Duplichana649a962011-02-24 05:00:33 +000086
Stefan Reinauer44c1d312011-06-04 10:36:21 -070087 post_code(0x41);
Kyösti Mälkki1aa35c62014-10-21 14:19:04 +030088 agesawrapper_amdinitenv();
Kyösti Mälkki4a08e152014-12-14 19:41:54 +020089 amd_initenv();
Scott Duplichana649a962011-02-24 05:00:33 +000090
Stefan Reinauer44c1d312011-06-04 10:36:21 -070091 post_code(0x50);
Stefan Reinauer648d1662013-05-06 18:05:39 -070092 copy_and_run();
Marc Jones938ae3e2012-01-17 16:51:24 -070093 printk(BIOS_ERR, "Error: copy_and_run() returned!\n");
Scott Duplichana649a962011-02-24 05:00:33 +000094
Marc Jones938ae3e2012-01-17 16:51:24 -070095 post_code(0x54); /* Should never see this post code. */
Scott Duplichana649a962011-02-24 05:00:33 +000096}