blob: 7b0b7365ddd1c5ac0a717259d305649a1afedd10 [file] [log] [blame]
Martin Rothf95a11e2022-10-21 16:43:08 -06001# SPDX-License-Identifier: GPL-2.0-only
2
3# TODO: Evaluate what can be moved to a common directory
4# TODO: Update for Glinda
5
6config SOC_AMD_GLINDA
7 bool
Martin Rothf95a11e2022-10-21 16:43:08 -06008 select ACPI_SOC_NVS
Martin Rothf95a11e2022-10-21 16:43:08 -06009 select ARCH_X86
10 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
11 select DRIVERS_USB_ACPI
12 select DRIVERS_USB_PCI_XHCI
13 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
14 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
15 select FSP_COMPRESS_FSP_S_LZ4
16 select GENERIC_GPIO_LIB
17 select HAVE_ACPI_TABLES
18 select HAVE_CF9_RESET
19 select HAVE_EM100_SUPPORT
20 select HAVE_FSP_GOP
21 select HAVE_SMI_HANDLER
22 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060023 select NO_DDR4
24 select NO_DDR3
25 select NO_DDR2
26 select NO_LPDDR4
Martin Rothf95a11e2022-10-21 16:43:08 -060027 select PARALLEL_MP_AP_WORK
28 select PLATFORM_USES_FSP2_0
29 select PROVIDES_ROM_SHARING
30 select PSP_SUPPORTS_EFS2_RELATIVE_ADDR if VBOOT_STARTS_BEFORE_BOOTBLOCK
31 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
32 select RESET_VECTOR_IN_RAM
33 select RTC
34 select SOC_AMD_COMMON
35 select SOC_AMD_COMMON_BLOCK_ACP_GEN2 # TODO: Check if this is still correct
36 select SOC_AMD_COMMON_BLOCK_ACPI # TODO: Check if this is still correct
37 select SOC_AMD_COMMON_BLOCK_ACPIMMIO # TODO: Check if this is still correct
38 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB # TODO: Check if this is still correct
39 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC # TODO: Check if this is still correct
40 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO # TODO: Check if this is still correct
41 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS # TODO: Check if this is still correct
42 select SOC_AMD_COMMON_BLOCK_AOAC # TODO: Check if this is still correct
43 select SOC_AMD_COMMON_BLOCK_APOB # TODO: Check if this is still correct
44 select SOC_AMD_COMMON_BLOCK_APOB_HASH # TODO: Check if this is still correct
45 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS # TODO: Check if this is still correct
Fred Reitberger28908412022-11-01 10:49:16 -040046 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Martin Rothf95a11e2022-10-21 16:43:08 -060047 select SOC_AMD_COMMON_BLOCK_EMMC # TODO: Check if this is still correct
48 select SOC_AMD_COMMON_BLOCK_ESPI_EXTENDED_DECODE_RANGES # TODO: Check if this is still correct
49 select SOC_AMD_COMMON_BLOCK_GRAPHICS # TODO: Check if this is still correct
50 select SOC_AMD_COMMON_BLOCK_HAS_ESPI # TODO: Check if this is still correct
51 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_ALERT_ENABLE # TODO: Check if this is still correct
52 select SOC_AMD_COMMON_BLOCK_I2C # TODO: Check if this is still correct
53 select SOC_AMD_COMMON_BLOCK_I23C_PAD_CTRL # TODO: Check if this is still correct
54 select SOC_AMD_COMMON_BLOCK_IOMMU # TODO: Check if this is still correct
55 select SOC_AMD_COMMON_BLOCK_LPC # TODO: Check if this is still correct
56 select SOC_AMD_COMMON_BLOCK_MCAX # TODO: Check if this is still correct
57 select SOC_AMD_COMMON_BLOCK_NONCAR # TODO: Check if this is still correct
58 select SOC_AMD_COMMON_BLOCK_PCI # TODO: Check if this is still correct
59 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF # TODO: Check if this is still correct
60 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER # TODO: Check if this is still correct
61 select SOC_AMD_COMMON_BLOCK_PM # TODO: Check if this is still correct
62 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE # TODO: Check if this is still correct
63 select SOC_AMD_COMMON_BLOCK_PSP_GEN2 # TODO: Check if this is still correct
64 select SOC_AMD_COMMON_BLOCK_SMBUS # TODO: Check if this is still correct
65 select SOC_AMD_COMMON_BLOCK_SMI # TODO: Check if this is still correct
66 select SOC_AMD_COMMON_BLOCK_SMM # TODO: Check if this is still correct
67 select SOC_AMD_COMMON_BLOCK_SMU # TODO: Check if this is still correct
Felix Held71375622023-01-12 23:11:54 +010068 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY # TODO: Check if this is still correct
Martin Rothf95a11e2022-10-21 16:43:08 -060069 select SOC_AMD_COMMON_BLOCK_SPI # TODO: Check if this is still correct
70 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H # TODO: Check if this is still correct
71 select SOC_AMD_COMMON_BLOCK_UART # TODO: Check if this is still correct
72 select SOC_AMD_COMMON_BLOCK_UCODE # TODO: Check if this is still correct
73 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB # TODO: Check if this is still correct
74 select SOC_AMD_COMMON_FSP_DMI_TABLES # TODO: Check if this is still correct
75 select SOC_AMD_COMMON_FSP_PCI # TODO: Check if this is still correct
Fred Reitbergereb594932023-01-11 15:12:21 -050076 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Martin Rothf95a11e2022-10-21 16:43:08 -060077 select SSE2
78 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060079 select USE_DDR5
Martin Rothf95a11e2022-10-21 16:43:08 -060080 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
81 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
82 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
83 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
84 select X86_AMD_FIXED_MTRRS
85 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010086 help
87 AMD Glinda support
88
89if SOC_AMD_GLINDA
Martin Rothf95a11e2022-10-21 16:43:08 -060090
Martin Rothf95a11e2022-10-21 16:43:08 -060091config CHIPSET_DEVICETREE
92 string
93 default "soc/amd/glinda/chipset.cb"
94
95config EARLY_RESERVED_DRAM_BASE
96 hex
97 default 0x2000000
98 help
99 This variable defines the base address of the DRAM which is reserved
100 for usage by coreboot in early stages (i.e. before ramstage is up).
101 This memory gets reserved in BIOS tables to ensure that the OS does
102 not use it, thus preventing corruption of OS memory in case of S3
103 resume.
104
105config EARLYRAM_BSP_STACK_SIZE
106 hex
107 default 0x1000
108
109config PSP_APOB_DRAM_ADDRESS
110 hex
111 default 0x2001000
112 help
113 Location in DRAM where the PSP will copy the AGESA PSP Output
114 Block.
115
116config PSP_APOB_DRAM_SIZE
117 hex
118 default 0x1E000
119
120config PSP_SHAREDMEM_BASE
121 hex
122 default 0x201F000 if VBOOT
123 default 0x0
124 help
125 This variable defines the base address in DRAM memory where PSP copies
126 the vboot workbuf. This is used in the linker script to have a static
127 allocation for the buffer as well as for adding relevant entries in
128 the BIOS directory table for the PSP.
129
130config PSP_SHAREDMEM_SIZE
131 hex
132 default 0x8000 if VBOOT
133 default 0x0
134 help
135 Sets the maximum size for the PSP to pass the vboot workbuf and
136 any logs or timestamps back to coreboot. This will be copied
137 into main memory by the PSP and will be available when the x86 is
138 started. The workbuf's base depends on the address of the reset
139 vector.
140
141config PRE_X86_CBMEM_CONSOLE_SIZE
142 hex
143 default 0x1600
144 help
145 Size of the CBMEM console used in PSP verstage.
146
147config PRERAM_CBMEM_CONSOLE_SIZE
148 hex
149 default 0x1600
150 help
151 Increase this value if preram cbmem console is getting truncated
152
153config CBFS_MCACHE_SIZE
154 hex
155 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
156
157config C_ENV_BOOTBLOCK_SIZE
158 hex
159 default 0x10000
160 help
161 Sets the size of the bootblock stage that should be loaded in DRAM.
162 This variable controls the DRAM allocation size in linker script
163 for bootblock stage.
164
165config ROMSTAGE_ADDR
166 hex
167 default 0x2040000
168 help
169 Sets the address in DRAM where romstage should be loaded.
170
171config ROMSTAGE_SIZE
172 hex
173 default 0x80000
174 help
175 Sets the size of DRAM allocation for romstage in linker script.
176
177config FSP_M_ADDR
178 hex
179 default 0x20C0000
180 help
181 Sets the address in DRAM where FSP-M should be loaded. cbfstool
182 performs relocation of FSP-M to this address.
183
184config FSP_M_SIZE
185 hex
186 default 0xC0000
187 help
188 Sets the size of DRAM allocation for FSP-M in linker script.
189
190config FSP_TEMP_RAM_SIZE
191 hex
192 default 0x40000
193 help
194 The amount of coreboot-allocated heap and stack usage by the FSP.
195
196config VERSTAGE_ADDR
197 hex
198 depends on VBOOT_SEPARATE_VERSTAGE
199 default 0x2180000
200 help
201 Sets the address in DRAM where verstage should be loaded if running
202 as a separate stage on x86.
203
204config VERSTAGE_SIZE
205 hex
206 depends on VBOOT_SEPARATE_VERSTAGE
207 default 0x80000
208 help
209 Sets the size of DRAM allocation for verstage in linker script if
210 running as a separate stage on x86.
211
212config ASYNC_FILE_LOADING
213 bool "Loads files from SPI asynchronously"
214 select COOP_MULTITASKING
215 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
216 select CBFS_PRELOAD
217 help
218 When enabled, the platform will use the LPC SPI DMA controller to
219 asynchronously load contents from the SPI ROM. This will improve
220 boot time because the CPUs can be performing useful work while the
221 SPI contents are being preloaded.
222
223config CBFS_CACHE_SIZE
224 hex
225 default 0x40000 if CBFS_PRELOAD
226
227config RO_REGION_ONLY
228 string
229 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
230 default "apu/amdfw"
231
232config ECAM_MMCONF_BASE_ADDRESS
233 default 0xF8000000
234
235config ECAM_MMCONF_BUS_NUMBER
236 default 64
237
238config MAX_CPUS
239 int
240 default 8 if SOC_AMD_GLINDA
241 default 16
242 help
243 Maximum number of threads the platform can have.
244
245config CONSOLE_UART_BASE_ADDRESS
246 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
247 hex
248 default 0xfedc9000 if UART_FOR_CONSOLE = 0
249 default 0xfedca000 if UART_FOR_CONSOLE = 1
250 default 0xfedce000 if UART_FOR_CONSOLE = 2
251 default 0xfedcf000 if UART_FOR_CONSOLE = 3
252 default 0xfedd1000 if UART_FOR_CONSOLE = 4
253
254config SMM_TSEG_SIZE
255 hex
256 default 0x800000 if HAVE_SMI_HANDLER
257 default 0x0
258
259config SMM_RESERVED_SIZE
260 hex
261 default 0x180000
262
263config SMM_MODULE_STACK_SIZE
264 hex
265 default 0x800
266
267config ACPI_BERT
268 bool "Build ACPI BERT Table"
269 default y
270 depends on HAVE_ACPI_TABLES
271 help
272 Report Machine Check errors identified in POST to the OS in an
273 ACPI Boot Error Record Table.
274
275config ACPI_BERT_SIZE
276 hex
277 default 0x4000 if ACPI_BERT
278 default 0x0
279 help
280 Specify the amount of DRAM reserved for gathering the data used to
281 generate the ACPI table.
282
283config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
284 int
285 default 150
286
287config DISABLE_SPI_FLASH_ROM_SHARING
288 def_bool n
289 help
290 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
291 which indicates a board level ROM transaction request. This
292 removes arbitration with board and assumes the chipset controls
293 the SPI flash bus entirely.
294
295config DISABLE_KEYBOARD_RESET_PIN
296 bool
297 help
298 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
299 signal. When this pin is used as GPIO and the keyboard reset
300 functionality isn't disabled, configuring it as an output and driving
301 it as 0 will cause a reset.
302
303config ACPI_SSDT_PSD_INDEPENDENT
304 bool "Allow core p-state independent transitions"
305 default y
306 help
307 AMD recommends the ACPI _PSD object to be configured to cause
308 cores to transition between p-states independently. A vendor may
309 choose to generate _PSD object to allow cores to transition together.
310
311menu "PSP Configuration Options"
312
313config AMD_FWM_POSITION_INDEX
314 int "Firmware Directory Table location (0 to 5)"
315 range 0 5
316 default 0 if BOARD_ROMSIZE_KB_512
317 default 1 if BOARD_ROMSIZE_KB_1024
318 default 2 if BOARD_ROMSIZE_KB_2048
319 default 3 if BOARD_ROMSIZE_KB_4096
320 default 4 if BOARD_ROMSIZE_KB_8192
321 default 5 if BOARD_ROMSIZE_KB_16384
322 help
323 Typically this is calculated by the ROM size, but there may
324 be situations where you want to put the firmware directory
325 table in a different location.
326 0: 512 KB - 0xFFFA0000
327 1: 1 MB - 0xFFF20000
328 2: 2 MB - 0xFFE20000
329 3: 4 MB - 0xFFC20000
330 4: 8 MB - 0xFF820000
331 5: 16 MB - 0xFF020000
332
333comment "AMD Firmware Directory Table set to location for 512KB ROM"
334 depends on AMD_FWM_POSITION_INDEX = 0
335comment "AMD Firmware Directory Table set to location for 1MB ROM"
336 depends on AMD_FWM_POSITION_INDEX = 1
337comment "AMD Firmware Directory Table set to location for 2MB ROM"
338 depends on AMD_FWM_POSITION_INDEX = 2
339comment "AMD Firmware Directory Table set to location for 4MB ROM"
340 depends on AMD_FWM_POSITION_INDEX = 3
341comment "AMD Firmware Directory Table set to location for 8MB ROM"
342 depends on AMD_FWM_POSITION_INDEX = 4
343comment "AMD Firmware Directory Table set to location for 16MB ROM"
344 depends on AMD_FWM_POSITION_INDEX = 5
345
346config AMDFW_CONFIG_FILE
347 string "AMD PSP Firmware config file"
348 default "src/soc/amd/glinda/fw.cfg"
349 help
350 Specify the path/location of AMD PSP Firmware config file.
351
352config PSP_DISABLE_POSTCODES
353 bool "Disable PSP post codes"
354 help
355 Disables the output of port80 post codes from PSP.
356
357config PSP_POSTCODES_ON_ESPI
358 bool "Use eSPI bus for PSP post codes"
359 default y
360 depends on !PSP_DISABLE_POSTCODES
361 help
362 Select to send PSP port80 post codes on eSPI bus.
363 If not selected, PSP port80 codes will be sent on LPC bus.
364
365config PSP_LOAD_MP2_FW
366 bool
367 default n
368 help
369 Include the MP2 firmwares and configuration into the PSP build.
370
371 If unsure, answer 'n'
372
373config PSP_UNLOCK_SECURE_DEBUG
374 bool "Unlock secure debug"
375 default y
376 help
377 Select this item to enable secure debug options in PSP.
378
379config HAVE_PSP_WHITELIST_FILE
380 bool "Include a debug whitelist file in PSP build"
381 default n
382 help
383 Support secured unlock prior to reset using a whitelisted
384 serial number. This feature requires a signed whitelist image
385 and bootloader from AMD.
386
387 If unsure, answer 'n'
388
389config PSP_WHITELIST_FILE
390 string "Debug whitelist file path"
391 depends on HAVE_PSP_WHITELIST_FILE
392 default "site-local/3rdparty/amd_blobs/glinda/PSP/wtl-mrg.sbin"
393
394config HAVE_SPL_FILE
395 bool "Have a mainboard specific SPL table file"
396 default n
397 help
398 Have a mainboard specific Security Patch Level (SPL) table file. SPL file
399 is required to support PSP FW anti-rollback and needs to be created by AMD.
400 The default SPL file applies to all boards that use the concerned SoC and
401 is dropped under 3rdparty/blobs. The mainboard specific SPL file override
402 can be applied through SPL_TABLE_FILE config.
403
404 If unsure, answer 'n'
405
406config SPL_TABLE_FILE
407 string "SPL table file"
408 depends on HAVE_SPL_FILE
409 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MRG.sbin"
410
411config HAVE_SPL_RW_AB_FILE
412 bool "Have a separate mainboard-specific SPL file in RW A/B partitions"
413 default n
414 depends on HAVE_SPL_FILE
415 depends on VBOOT_SLOTS_RW_AB
416 help
417 Have separate mainboard-specific Security Patch Level (SPL) table
418 file for the RW A/B FMAP partitions. See the help text of
419 HAVE_SPL_FILE for a more detailed description.
420
421config SPL_RW_AB_TABLE_FILE
422 string "Separate SPL table file for RW A/B partitions"
423 depends on HAVE_SPL_RW_AB_FILE
424 default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/TypeId0x55_SplTableBl_MRG.sbin"
425
426config PSP_SOFTFUSE_BITS
427 string "PSP Soft Fuse bits to enable"
428 default "34 28 6"
429 help
430 Space separated list of Soft Fuse bits to enable.
431 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
432 Bit 7: Disable PSP postcodes on Renoir and newer chips only
433 (Set by PSP_DISABLE_PORT80)
434 Bit 15: PSP debug output destination:
435 0=SoC MMIO UART, 1=IO port 0x3F8
436 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
437
438 See #55758 (NDA) for additional bit definitions.
439
440config PSP_VERSTAGE_FILE
441 string "Specify the PSP_verstage file path"
442 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
443 default "\$(obj)/psp_verstage.bin"
444 help
445 Add psp_verstage file to the build & PSP Directory Table
446
447config PSP_VERSTAGE_SIGNING_TOKEN
448 string "Specify the PSP_verstage Signature Token file path"
449 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
450 default ""
451 help
452 Add psp_verstage signature token to the build & PSP Directory Table
453
454endmenu
455
456config VBOOT
457 select VBOOT_VBNV_CMOS
458 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
459
460config VBOOT_STARTS_BEFORE_BOOTBLOCK
461 def_bool n
462 depends on VBOOT
463 select ARCH_VERSTAGE_ARMV7
464 help
465 Runs verstage on the PSP. Only available on
466 certain ChromeOS branded parts from AMD.
467
468config VBOOT_HASH_BLOCK_SIZE
469 hex
470 default 0x9000
471 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
472 help
473 Because the bulk of the time in psp_verstage to hash the RO cbfs is
474 spent in the overhead of doing svc calls, increasing the hash block
475 size significantly cuts the verstage hashing time as seen below.
476
477 4k takes 180ms
478 16k takes 44ms
479 32k takes 33.7ms
480 36k takes 32.5ms
481 There's actually still room for an even bigger stack, but we've
482 reached a point of diminishing returns.
483
484config CMOS_RECOVERY_BYTE
485 hex
486 default 0x51
487 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
488 help
489 If the workbuf is not passed from the PSP to coreboot, set the
490 recovery flag and reboot. The PSP will read this byte, mark the
491 recovery request in VBNV, and reset the system into recovery mode.
492
493 This is the byte before the default first byte used by VBNV
494 (0x26 + 0x0E - 1)
495
496if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
497
498config RWA_REGION_ONLY
499 string
500 default "apu/amdfw_a"
501 help
502 Add a space-delimited list of filenames that should only be in the
503 RW-A section.
504
505config RWB_REGION_ONLY
506 string
507 default "apu/amdfw_b"
508 help
509 Add a space-delimited list of filenames that should only be in the
510 RW-B section.
511
512endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
513
514endif # SOC_AMD_REMBRANDT_BASE