blob: 4d174740f14e96004e6b1bc3055f887c6e51316d [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2007-2010 coresystems GmbH
5 * Copyright (C) 2011 Google Inc
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <stdint.h>
22#include <stdlib.h>
23#include <console/console.h>
24#include <arch/io.h>
25#include <arch/romcc_io.h>
26#include <device/pci_def.h>
27#include <elog.h>
28#include "haswell.h"
Aaron Durbin76c37002012-10-30 09:03:43 -050029
30static void haswell_setup_bars(void)
31{
32 /* Setting up Southbridge. In the northbridge code. */
33 printk(BIOS_DEBUG, "Setting up static southbridge registers...");
34 pci_write_config32(PCI_DEV(0, 0x1f, 0), RCBA, DEFAULT_RCBA | 1);
35
36 pci_write_config32(PCI_DEV(0, 0x1f, 0), PMBASE, DEFAULT_PMBASE | 1);
37 pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x44 /* ACPI_CNTL */ , 0x80); /* Enable ACPI BAR */
38
39 printk(BIOS_DEBUG, " done.\n");
40
41 printk(BIOS_DEBUG, "Disabling Watchdog reboot...");
42 RCBA32(GCS) = RCBA32(GCS) | (1 << 5); /* No reset */
43 outw((1 << 11), DEFAULT_PMBASE | 0x60 | 0x08); /* halt timer */
44 printk(BIOS_DEBUG, " done.\n");
45
46 printk(BIOS_DEBUG, "Setting up static northbridge registers...");
47 /* Set up all hardcoded northbridge BARs */
48 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR, DEFAULT_EPBAR | 1);
49 pci_write_config32(PCI_DEV(0, 0x00, 0), EPBAR + 4, (0LL+DEFAULT_EPBAR) >> 32);
50 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR, DEFAULT_MCHBAR | 1);
51 pci_write_config32(PCI_DEV(0, 0x00, 0), MCHBAR + 4, (0LL+DEFAULT_MCHBAR) >> 32);
Aaron Durbin76c37002012-10-30 09:03:43 -050052 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR, DEFAULT_DMIBAR | 1);
53 pci_write_config32(PCI_DEV(0, 0x00, 0), DMIBAR + 4, (0LL+DEFAULT_DMIBAR) >> 32);
54
55 /* Set C0000-FFFFF to access RAM on both reads and writes */
56 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM0, 0x30);
57 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM1, 0x33);
58 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM2, 0x33);
59 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM3, 0x33);
60 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM4, 0x33);
61 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM5, 0x33);
62 pci_write_config8(PCI_DEV(0, 0x00, 0), PAM6, 0x33);
63
64 printk(BIOS_DEBUG, " done.\n");
65
66#if CONFIG_ELOG_BOOT_COUNT
67 /* Increment Boot Counter except when resuming from S3 */
68 if ((inw(DEFAULT_PMBASE + PM1_STS) & WAK_STS) &&
69 ((inl(DEFAULT_PMBASE + PM1_CNT) >> 10) & 7) == SLP_TYP_S3)
70 return;
71 boot_count_increment();
72#endif
73}
74
75static void haswell_setup_graphics(void)
76{
77 u32 reg32;
78 u16 reg16;
79 u8 reg8;
80
81 reg16 = pci_read_config16(PCI_DEV(0,2,0), PCI_DEVICE_ID);
82 switch (reg16) {
83 case 0x0102: /* GT1 Desktop */
84 case 0x0106: /* GT1 Mobile */
85 case 0x010a: /* GT1 Server */
86 case 0x0112: /* GT2 Desktop */
87 case 0x0116: /* GT2 Mobile */
88 case 0x0122: /* GT2 Desktop >=1.3GHz */
89 case 0x0126: /* GT2 Mobile >=1.3GHz */
90 case 0x0166: /* IvyBridge ??? */
91 break;
92 default:
93 printk(BIOS_DEBUG, "Graphics not supported by this CPU/chipset.\n");
94 return;
95 }
96
97 printk(BIOS_DEBUG, "Initializing Graphics...\n");
98
99 /* Setup IGD memory by setting GGC[7:3] = 1 for 32MB */
100 reg16 = pci_read_config16(PCI_DEV(0,0,0), GGC);
101 reg16 &= ~0x00f8;
102 reg16 |= 1 << 3;
103 /* Program GTT memory by setting GGC[9:8] = 2MB */
104 reg16 &= ~0x0300;
105 reg16 |= 2 << 8;
106 /* Enable VGA decode */
107 reg16 &= ~0x0002;
108 pci_write_config16(PCI_DEV(0,0,0), GGC, reg16);
109
110 /* Enable 256MB aperture */
111 reg8 = pci_read_config8(PCI_DEV(0, 2, 0), MSAC);
112 reg8 &= ~0x06;
113 reg8 |= 0x02;
114 pci_write_config8(PCI_DEV(0, 2, 0), MSAC, reg8);
115
116 /* Erratum workarounds */
117 reg32 = MCHBAR32(0x5f00);
118 reg32 |= (1 << 9)|(1 << 10);
119 MCHBAR32(0x5f00) = reg32;
120
121 /* Enable SA Clock Gating */
122 reg32 = MCHBAR32(0x5f00);
123 MCHBAR32(0x5f00) = reg32 | 1;
124
125 /* GPU RC6 workaround for sighting 366252 */
126 reg32 = MCHBAR32(0x5d14);
127 reg32 |= (1 << 31);
128 MCHBAR32(0x5d14) = reg32;
129
130 /* VLW */
131 reg32 = MCHBAR32(0x6120);
132 reg32 &= ~(1 << 0);
133 MCHBAR32(0x6120) = reg32;
134
135 reg32 = MCHBAR32(0x5418);
136 reg32 |= (1 << 4) | (1 << 5);
137 MCHBAR32(0x5418) = reg32;
138}
139
140void haswell_early_initialization(int chipset_type)
141{
142 u32 capid0_a;
143 u8 reg8;
144
145 /* Device ID Override Enable should be done very early */
146 capid0_a = pci_read_config32(PCI_DEV(0, 0, 0), 0xe4);
147 if (capid0_a & (1 << 10)) {
148 reg8 = pci_read_config8(PCI_DEV(0, 0, 0), 0xf3);
149 reg8 &= ~7; /* Clear 2:0 */
150
151 if (chipset_type == HASWELL_MOBILE)
152 reg8 |= 1; /* Set bit 0 */
153
154 pci_write_config8(PCI_DEV(0, 0, 0), 0xf3, reg8);
155 }
156
157 /* Setup all BARs required for early PCIe and raminit */
158 haswell_setup_bars();
159
160 /* Device Enable */
161 pci_write_config32(PCI_DEV(0, 0, 0), DEVEN, DEVEN_HOST | DEVEN_IGD);
162
163 haswell_setup_graphics();
164}