blob: 93e1c0461c4dc0b8b953e7cbe20de8cfe54038e0 [file] [log] [blame]
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -04001chip soc/intel/cannonlake
Matt Ziegelbaum552133e2020-11-17 17:13:16 -05002 register "tcc_offset" = "5" # TCC of 95C
3
4 register "power_limits_config" = "{
5 .tdp_pl1_override = 15,
6 .tdp_pl2_override = 51,
7 }"
8
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -04009 # Auto-switch between X4 NVMe and X2 NVMe.
10 register "TetonGlacierMode" = "1"
11
12 register "SerialIoDevMode" = "{
13 [PchSerialIoIndexI2C0] = PchSerialIoDisabled,
14 [PchSerialIoIndexI2C1] = PchSerialIoDisabled,
15 [PchSerialIoIndexI2C2] = PchSerialIoPci,
16 [PchSerialIoIndexI2C3] = PchSerialIoPci,
17 [PchSerialIoIndexI2C4] = PchSerialIoPci,
18 [PchSerialIoIndexI2C5] = PchSerialIoPci,
19 [PchSerialIoIndexSPI0] = PchSerialIoPci,
20 [PchSerialIoIndexSPI1] = PchSerialIoPci,
21 [PchSerialIoIndexSPI2] = PchSerialIoDisabled,
22 [PchSerialIoIndexUART0] = PchSerialIoSkipInit,
23 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
24 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
25 }"
26
27 # USB configuration
28 register "usb2_ports[0]" = "{
29 .enable = 1,
30 .ocpin = OC2,
31 .tx_bias = USB2_BIAS_0MV,
32 .tx_emp_enable = USB2_PRE_EMP_ON,
33 .pre_emp_bias = USB2_BIAS_11P25MV,
34 .pre_emp_bit = USB2_HALF_BIT_PRE_EMP,
35 }" # Type-A Port 2
36 register "usb2_ports[1]" = "{
37 .enable = 1,
38 .ocpin = OC1,
39 .tx_bias = USB2_BIAS_0MV,
40 .tx_emp_enable = USB2_PRE_EMP_ON,
41 .pre_emp_bias = USB2_BIAS_28P15MV,
42 .pre_emp_bit = USB2_HALF_BIT_PRE_EMP,
43 }" # Type-A Port 1
44 register "usb2_ports[2]" = "{
45 .enable = 1,
46 .ocpin = OC3,
47 .tx_bias = USB2_BIAS_0MV,
48 .tx_emp_enable = USB2_PRE_EMP_ON,
49 .pre_emp_bias = USB2_BIAS_28P15MV,
50 .pre_emp_bit = USB2_HALF_BIT_PRE_EMP,
51 }" # Type-A Port 3
52 register "usb2_ports[3]" = "USB2_PORT_TYPE_C(OC_SKIP)" # Type-C Port
53 register "usb2_ports[4]" = "{
54 .enable = 1,
55 .ocpin = OC_SKIP,
56 .tx_bias = USB2_BIAS_0MV,
57 .tx_emp_enable = USB2_PRE_EMP_ON,
58 .pre_emp_bias = USB2_BIAS_28P15MV,
59 .pre_emp_bit = USB2_HALF_BIT_PRE_EMP,
60 }" # Type-A Port 4
61 register "usb2_ports[5]" = "{
62 .enable = 1,
63 .ocpin = OC0,
64 .tx_bias = USB2_BIAS_0MV,
65 .tx_emp_enable = USB2_PRE_EMP_ON,
66 .pre_emp_bias = USB2_BIAS_28P15MV,
67 .pre_emp_bit = USB2_HALF_BIT_PRE_EMP,
68 }" # Type-A port 0
69 register "usb2_ports[6]" = "USB2_PORT_EMPTY"
70 register "usb2_ports[7]" = "USB2_PORT_EMPTY"
71 register "usb2_ports[8]" = "USB2_PORT_EMPTY"
72 register "usb2_ports[9]" = "{
73 .enable = 1,
74 .ocpin = OC_SKIP,
75 .tx_bias = USB2_BIAS_0MV,
76 .tx_emp_enable = USB2_PRE_EMP_ON,
77 .pre_emp_bias = USB2_BIAS_28P15MV,
78 .pre_emp_bit = USB2_HALF_BIT_PRE_EMP,
79 }" # BT
80
81 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port 2
82 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port 3
83 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port 1
84 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-C
85 register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC0)" # Type-A Port 0
86 register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC_SKIP)" # Type-A Port 4
87
88 # Bitmap for Wake Enable on USB attach/detach
Felix Singer21b5a9a2023-10-23 07:26:28 +020089 register "usb2_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(1) |
90 USB_PORT_WAKE_ENABLE(2) |
91 USB_PORT_WAKE_ENABLE(3) |
92 USB_PORT_WAKE_ENABLE(5) |
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -040093 USB_PORT_WAKE_ENABLE(6)"
Felix Singer21b5a9a2023-10-23 07:26:28 +020094 register "usb3_wake_enable_bitmap" = "USB_PORT_WAKE_ENABLE(1) |
95 USB_PORT_WAKE_ENABLE(2) |
96 USB_PORT_WAKE_ENABLE(3) |
97 USB_PORT_WAKE_ENABLE(5) |
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -040098 USB_PORT_WAKE_ENABLE(6)"
99
100 # Enable eMMC HS400
101 register "ScsEmmcHs400Enabled" = "1"
102
103 # EMMC Tx CMD Delay
104 # Refer to EDS-Vol2-14.3.7.
105 # [14:8] steps of delay for DDR mode, each 125ps, range: 0 - 39.
106 # [6:0] steps of delay for SDR mode, each 125ps, range: 0 - 39.
107 register "common_soc_config.emmc_dll.emmc_tx_cmd_cntl" = "0x505"
108
109 # EMMC TX DATA Delay 1
110 # Refer to EDS-Vol2-14.3.8.
111 # [14:8] steps of delay for HS400, each 125ps, range: 0 - 78.
112 # [6:0] steps of delay for SDR104/HS200, each 125ps, range: 0 - 79.
113 register "common_soc_config.emmc_dll.emmc_tx_data_cntl1" = "0x911"
114
115 # EMMC TX DATA Delay 2
116 # Refer to EDS-Vol2-14.3.9.
117 # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 79.
118 # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78.
119 # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 -79.
120 # [6:0] steps of delay for SDR12, each 125ps. Range: 0 - 79.
121 register "common_soc_config.emmc_dll.emmc_tx_data_cntl2" = "0x1C262828"
122
123 # EMMC RX CMD/DATA Delay 1
124 # Refer to EDS-Vol2-14.3.10.
125 # [30:24] steps of delay for SDR50, each 125ps, range: 0 - 119.
126 # [22:16] steps of delay for DDR50, each 125ps, range: 0 - 78.
127 # [14:8] steps of delay for SDR25/HS50, each 125ps, range: 0 - 119.
128 # [6:0] steps of delay for SDR12, each 125ps, range: 0 - 119.
129 register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl1" = "0x1C16583b"
130
131 # EMMC RX CMD/DATA Delay 2
132 # Refer to EDS-Vol2-14.3.12.
133 # [17:16] stands for Rx Clock before Output Buffer,
134 # 00: Rx clock after output buffer,
135 # 01: Rx clock before output buffer,
136 # 10: Automatic selection based on working mode.
137 # 11: Reserved
138 # [14:8] steps of delay for Auto Tuning Mode, each 125ps, range: 0 - 39.
139 # [6:0] steps of delay for HS200, each 125ps, range: 0 - 79.
140 register "common_soc_config.emmc_dll.emmc_rx_cmd_data_cntl2" = "0x1001D"
141
142 # EMMC Rx Strobe Delay
143 # Refer to EDS-Vol2-14.3.11.
144 # [14:8] Rx Strobe Delay DLL 1(HS400 Mode), each 125ps, range: 0 - 39.
145 # [6:0] Rx Strobe Delay DLL 2(HS400 Mode), each 125ps, range: 0 - 39.
146 register "common_soc_config.emmc_dll.emmc_rx_strobe_cntl" = "0x1515"
147
148 # Intel HDA - disable I2S Audio SSP1 and DMIC0 as puff variant does not have them.
149 register "PchHdaAudioLinkSsp1" = "0"
150 register "PchHdaAudioLinkDmic0" = "0"
151
152 # Intel Common SoC Config
153 #+-------------------+---------------------------+
154 #| Field | Value |
155 #+-------------------+---------------------------+
156 #| GSPI0 | cr50 TPM. Early init is |
157 #| | required to set up a BAR |
158 #| | for TPM communication |
159 #| | before memory is up |
160 #| I2C0 | RFU |
161 #| I2C2 | PS175 |
162 #| I2C3 | MST |
163 #| I2C4 | Audio |
164 #+-------------------+---------------------------+
165 register "common_soc_config" = "{
166 .gspi[0] = {
167 .speed_mhz = 1,
168 .early_init = 1,
169 },
170 .i2c[0] = {
171 .speed = I2C_SPEED_FAST,
172 .rise_time_ns = 0,
173 .fall_time_ns = 0,
174 },
175 .i2c[2] = {
176 .speed = I2C_SPEED_FAST,
177 .rise_time_ns = 60,
178 .fall_time_ns = 60,
179 },
180 .i2c[3] = {
181 .speed = I2C_SPEED_FAST,
182 .rise_time_ns = 60,
183 .fall_time_ns = 60,
184 },
185 .i2c[4] = {
186 .speed = I2C_SPEED_FAST,
187 .rise_time_ns = 60,
188 .fall_time_ns = 60,
189 },
190 }"
191
192 # PCIe port 7 for LAN
193 register "PcieRpEnable[6]" = "1"
194 register "PcieRpLtrEnable[6]" = "1"
195 # PCIe port 11 (x2) for NVMe hybrid storage devices
196 register "PcieRpEnable[10]" = "1"
197 register "PcieRpLtrEnable[10]" = "1"
198 # Uses CLK SRC 0
199 register "PcieClkSrcUsage[0]" = "6"
200 register "PcieClkSrcClkReq[0]" = "0"
201
202 # GPIO for SD card detect
203 register "sdcard_cd_gpio" = "vSD3_CD_B"
204
205 # SATA port 1 Gen3 Strength
206 # Port1 Tx De-Emphasis = 20*log(0x20/64) = -6dB
207 register "sata_port[1].TxGen3DeEmphEnable" = "1"
208 register "sata_port[1].TxGen3DeEmph" = "0x20"
209
210 device domain 0 on
211 device pci 04.0 on
212 chip drivers/intel/dptf
213 ## Active Policy
214 register "policies.active[0]" = "{.target=DPTF_CPU,
Matt Ziegelbaum552133e2020-11-17 17:13:16 -0500215 .thresholds={TEMP_PCT(94, 0),}}"
Neill Corletted7ebc22021-01-28 21:58:32 -0500216 register "policies.active[1]" = "{.target=DPTF_TEMP_SENSOR_0,
217 .thresholds={TEMP_PCT(72, 90),
218 TEMP_PCT(68, 80),
219 TEMP_PCT(64, 70),
220 TEMP_PCT(58, 60),
221 TEMP_PCT(51, 50),
222 TEMP_PCT(42, 40),
223 TEMP_PCT(35, 30),}}"
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400224
225 ## Passive Policy
Matt Ziegelbaum552133e2020-11-17 17:13:16 -0500226 register "policies.passive[0]" = "DPTF_PASSIVE(CPU, CPU, 95, 5000)"
227 register "policies.passive[1]" = "DPTF_PASSIVE(CPU, TEMP_SENSOR_0, 75, 5000)"
228 register "policies.passive[2]" = "DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 75, 5000)"
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400229
230 ## Critical Policy
231 register "policies.critical[0]" = "DPTF_CRITICAL(CPU, 100, SHUTDOWN)"
Matt Ziegelbaum552133e2020-11-17 17:13:16 -0500232 register "policies.critical[1]" = "DPTF_CRITICAL(TEMP_SENSOR_0, 85, SHUTDOWN)"
233 register "policies.critical[2]" = "DPTF_CRITICAL(TEMP_SENSOR_1, 85, SHUTDOWN)"
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400234
235 ## Power Limits Control
236 # PL1 is fixed at 15W, avg over 28-32s interval
Matt Ziegelbaum552133e2020-11-17 17:13:16 -0500237 # 15-51W PL2 in 1000mW increments, avg over 28-32s interval
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400238 register "controls.power_limits.pl1" = "{
239 .min_power = 15000,
240 .max_power = 15000,
241 .time_window_min = 28 * MSECS_PER_SEC,
242 .time_window_max = 32 * MSECS_PER_SEC,
243 .granularity = 200,}"
244 register "controls.power_limits.pl2" = "{
245 .min_power = 25000,
Matt Ziegelbaum552133e2020-11-17 17:13:16 -0500246 .max_power = 51000,
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400247 .time_window_min = 28 * MSECS_PER_SEC,
248 .time_window_max = 32 * MSECS_PER_SEC,
249 .granularity = 1000,}"
250
251 ## Charger Performance Control (Control, mA)
252 register "controls.charger_perf[0]" = "{ 255, 1700 }"
253 register "controls.charger_perf[1]" = "{ 24, 1500 }"
254 register "controls.charger_perf[2]" = "{ 16, 1000 }"
255 register "controls.charger_perf[3]" = "{ 8, 500 }"
256
257 ## Fan Performance Control (Percent, Speed, Noise, Power)
258 register "controls.fan_perf[0]" = "{ 90, 6700, 220, 2200, }"
259 register "controls.fan_perf[1]" = "{ 80, 5800, 180, 1800, }"
260 register "controls.fan_perf[2]" = "{ 70, 5000, 145, 1450, }"
261 register "controls.fan_perf[3]" = "{ 60, 4900, 115, 1150, }"
262 register "controls.fan_perf[4]" = "{ 50, 3838, 90, 900, }"
263 register "controls.fan_perf[5]" = "{ 40, 2904, 55, 550, }"
264 register "controls.fan_perf[6]" = "{ 30, 2337, 30, 300, }"
265 register "controls.fan_perf[7]" = "{ 20, 1608, 15, 150, }"
266 register "controls.fan_perf[8]" = "{ 10, 800, 10, 100, }"
267 register "controls.fan_perf[9]" = "{ 0, 0, 0, 50, }"
268
269 # Fan options
270 register "options.fan.fine_grained_control" = "1"
271 register "options.fan.step_size" = "2"
272
273 device generic 0 on end
274 end
275 end # DPTF 0x1903
276 device pci 14.0 on
277 chip drivers/usb/acpi
278 device usb 0.0 on
279 chip drivers/usb/acpi
280 register "desc" = ""USB2 Type-A Front Left""
281 register "type" = "UPC_TYPE_A"
282 register "group" = "ACPI_PLD_GROUP(0, 0)"
283 device usb 2.0 on end
284 end
285 chip drivers/usb/acpi
286 register "desc" = ""USB2 Type-C Port Rear""
287 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
288 register "group" = "ACPI_PLD_GROUP(1, 3)"
289 device usb 2.1 on end
290 end
291 chip drivers/usb/acpi
292 register "desc" = ""USB2 Type-A Front Right""
293 register "type" = "UPC_TYPE_A"
294 register "group" = "ACPI_PLD_GROUP(0, 1)"
295 device usb 2.2 on end
296 end
297 chip drivers/usb/acpi
298 register "desc" = ""USB2 Type-A Rear Right""
299 register "type" = "UPC_TYPE_A"
300 register "group" = "ACPI_PLD_GROUP(1, 2)"
301 device usb 2.3 on end
302 end
303 chip drivers/usb/acpi
304 register "desc" = ""USB2 Type-A Rear Middle""
305 register "type" = "UPC_TYPE_A"
306 register "group" = "ACPI_PLD_GROUP(1, 1)"
307 device usb 2.4 on end
308 end
309 chip drivers/usb/acpi
310 register "desc" = ""USB2 Type-A Rear Left""
311 register "type" = "UPC_TYPE_A"
312 register "group" = "ACPI_PLD_GROUP(1, 0)"
313 device usb 2.5 on end
314 end
315 chip drivers/usb/acpi
316 device usb 2.6 off end
317 end
318 chip drivers/usb/acpi
319 register "desc" = ""USB3 Type-A Front Left""
320 register "type" = "UPC_TYPE_USB3_A"
321 register "group" = "ACPI_PLD_GROUP(0, 0)"
322 device usb 3.0 on end
323 end
324 chip drivers/usb/acpi
325 register "desc" = ""USB3 Type-A Front Right""
326 register "type" = "UPC_TYPE_USB3_A"
327 register "group" = "ACPI_PLD_GROUP(0, 1)"
328 device usb 3.1 on end
329 end
330 chip drivers/usb/acpi
331 register "desc" = ""USB3 Type-A Rear Right""
332 register "type" = "UPC_TYPE_USB3_A"
333 register "group" = "ACPI_PLD_GROUP(1, 2)"
334 device usb 3.2 on end
335 end
336 chip drivers/usb/acpi
337 register "desc" = ""USB3 Type-C Rear""
338 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
339 register "group" = "ACPI_PLD_GROUP(1, 3)"
340 device usb 3.3 on end
341 end
342 chip drivers/usb/acpi
343 register "desc" = ""USB3 Type-A Rear Left""
344 register "type" = "UPC_TYPE_USB3_A"
345 register "group" = "ACPI_PLD_GROUP(1, 0)"
346 device usb 3.4 on end
347 end
348 chip drivers/usb/acpi
349 register "desc" = ""USB3 Type-A Rear Middle""
350 register "type" = "UPC_TYPE_USB3_A"
351 register "group" = "ACPI_PLD_GROUP(1, 1)"
352 device usb 3.5 on end
353 end
354 end
355 end
356 end # USB xHCI
357 device pci 15.0 off
358 # RFU - Reserved for Future Use.
359 end # I2C #0
360 device pci 15.1 off end # I2C #1
361 device pci 15.2 on
362 chip drivers/i2c/generic
363 register "hid" = ""1AF80175""
364 register "name" = ""PS17""
365 register "desc" = ""Parade PS175""
366 device i2c 4a on end
367 end
368 end # I2C #2, PCON PS175.
369 device pci 15.3 on
370 chip drivers/i2c/generic
371 register "hid" = ""10EC2142""
372 register "name" = ""RTD2""
373 register "desc" = ""Realtek RTD2142""
374 device i2c 4a on end
375 end
376 end # I2C #3, Realtek RTD2142.
Michael Niewöhner50a10722020-11-04 00:19:28 +0100377 device pci 16.0 on end # Management Engine Interface 1
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400378 device pci 19.0 on
379 chip drivers/i2c/generic
380 register "hid" = ""10EC5682""
381 register "name" = ""RT58""
382 register "desc" = ""Realtek RT5682""
383 register "irq_gpio" = "ACPI_GPIO_IRQ_EDGE_BOTH(GPP_H0)"
384 register "property_count" = "1"
385 # Set the jd_src to RT5668_JD1 for jack detection
386 register "property_list[0].type" = "ACPI_DP_TYPE_INTEGER"
387 register "property_list[0].name" = ""realtek,jd-src""
388 register "property_list[0].integer" = "1"
389 device i2c 1a on end
390 end
391 end #I2C #4
392 device pci 1a.0 on end # eMMC
393 device pci 1c.6 on
394 chip drivers/net
395 register "customized_leds" = "0x05af"
396 register "wake" = "GPE0_DW1_07" # GPP_C7
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400397 register "device_index" = "0"
Alexis Savery8ba64cd2023-08-30 20:11:34 +0000398 register "enable_aspm_l1_2" = "1"
Matt DeVillier6c705e72023-11-01 15:52:03 -0500399 device generic 0 on end
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400400 end
Matt Ziegelbauma04072c2020-11-17 17:20:04 -0500401 register "PcieRpSlotImplemented[6]" = "1"
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400402 end # RTL8111H Ethernet NIC
Matt Ziegelbauma04072c2020-11-17 17:20:04 -0500403 device pci 1d.2 on # PCI Express Port 11 (X2 NVMe)
404 register "PcieRpSlotImplemented[10]" = "1"
405 end
Matt Ziegelbaumdbf74dc2020-10-26 22:04:22 -0400406 device pci 1e.3 off end # GSPI #1
407 end
408
409 # VR Settings Configuration for 4 Domains
410 #+----------------+-------+-------+-------+-------+
411 #| Domain/Setting | SA | IA | GTUS | GTS |
412 #+----------------+-------+-------+-------+-------+
413 #| Psi1Threshold | 20A | 20A | 20A | 20A |
414 #| Psi2Threshold | 5A | 5A | 5A | 5A |
415 #| Psi3Threshold | 1A | 1A | 1A | 1A |
416 #| Psi3Enable | 1 | 1 | 1 | 1 |
417 #| Psi4Enable | 1 | 1 | 1 | 1 |
418 #| ImonSlope | 0 | 0 | 0 | 0 |
419 #| ImonOffset | 0 | 0 | 0 | 0 |
420 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
421 #| AcLoadline | 10.04 | 1.81 | 3.19 | 3.19 |
422 #| DcLoadline | 10.04 | 1.81 | 3.19 | 3.19 |
423 #+----------------+-------+-------+-------+-------+
424 #Note: IccMax settings are moved to SoC code
425 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
426 .vr_config_enable = 1,
427 .psi1threshold = VR_CFG_AMP(20),
428 .psi2threshold = VR_CFG_AMP(5),
429 .psi3threshold = VR_CFG_AMP(1),
430 .psi3enable = 1,
431 .psi4enable = 1,
432 .imon_slope = 0x0,
433 .imon_offset = 0x0,
434 .icc_max = 0,
435 .voltage_limit = 1520,
436 .ac_loadline = 1004,
437 .dc_loadline = 1004,
438 }"
439
440 register "domain_vr_config[VR_IA_CORE]" = "{
441 .vr_config_enable = 1,
442 .psi1threshold = VR_CFG_AMP(20),
443 .psi2threshold = VR_CFG_AMP(5),
444 .psi3threshold = VR_CFG_AMP(1),
445 .psi3enable = 1,
446 .psi4enable = 1,
447 .imon_slope = 0x0,
448 .imon_offset = 0x0,
449 .icc_max = 0,
450 .voltage_limit = 1520,
451 .ac_loadline = 181,
452 .dc_loadline = 181,
453 }"
454
455 register "domain_vr_config[VR_GT_UNSLICED]" = "{
456 .vr_config_enable = 1,
457 .psi1threshold = VR_CFG_AMP(20),
458 .psi2threshold = VR_CFG_AMP(5),
459 .psi3threshold = VR_CFG_AMP(1),
460 .psi3enable = 1,
461 .psi4enable = 1,
462 .imon_slope = 0x0,
463 .imon_offset = 0x0,
464 .icc_max = 0,
465 .voltage_limit = 1520,
466 .ac_loadline = 319,
467 .dc_loadline = 319,
468 }"
469
470 register "domain_vr_config[VR_GT_SLICED]" = "{
471 .vr_config_enable = 1,
472 .psi1threshold = VR_CFG_AMP(20),
473 .psi2threshold = VR_CFG_AMP(5),
474 .psi3threshold = VR_CFG_AMP(1),
475 .psi3enable = 1,
476 .psi4enable = 1,
477 .imon_slope = 0x0,
478 .imon_offset = 0x0,
479 .icc_max = 0,
480 .voltage_limit = 1520,
481 .ac_loadline = 319,
482 .dc_loadline = 319,
483 }"
484
485end