blob: 94f1bdda60c06f09f9a49415e1ceced5f3717378 [file] [log] [blame]
Tim Crawford6a93a452021-09-20 10:18:02 -06001chip soc/intel/cannonlake
2 register "common_soc_config" = "{
3 // Touchpad I2C bus
4 .i2c[0] = {
5 .speed = I2C_SPEED_FAST,
6 .rise_time_ns = 80,
7 .fall_time_ns = 110,
8 },
9 }"
10
11# CPU (soc/intel/cannonlake/cpu.c)
12 # Power limit
13 register "power_limits_config" = "{
14 .tdp_pl1_override = 45,
15 .tdp_pl2_override = 90,
16 }"
17
18 # Enable Enhanced Intel SpeedStep
19 register "eist_enable" = "1"
20
21# FSP Memory (soc/intel/cannonlake/romstage/fsp_params.c)
22 register "enable_c6dram" = "1"
23
24# FSP Silicon (soc/intel/cannonlake/fsp_params.c)
25 # Misc
26 register "AcousticNoiseMitigation" = "1"
27
28 # Power
29 register "PchPmSlpS3MinAssert" = "3" # 50ms
30 register "PchPmSlpS4MinAssert" = "1" # 1s
31 register "PchPmSlpSusMinAssert" = "4" # 4s
32 register "PchPmSlpAMinAssert" = "4" # 2s
33
34 # Thermal
35 register "tcc_offset" = "8"
36
37 # Serial IRQ Continuous
38 register "serirq_mode" = "SERIRQ_CONTINUOUS"
39
40# PM Util (soc/intel/cannonlake/pmutil.c)
41 # GPE configuration
42 # Note that GPE events called out in ASL code rely on this
43 # route. i.e. If this route changes then the affected GPE
44 # offset bits also need to be changed.
45 register "gpe0_dw0" = "PMC_GPP_K"
46 register "gpe0_dw1" = "PMC_GPP_G"
47 register "gpe0_dw2" = "PMC_GPP_E"
48
49# Actual device tree
Arthur Heymans69cd7292022-11-07 13:52:11 +010050 device cpu_cluster 0 on end
Tim Crawford6a93a452021-09-20 10:18:02 -060051
52 device domain 0 on
53 subsystemid 0x1558 0x65d1 inherit
54 device pci 00.0 on end # Host Bridge
55 device pci 01.0 on # GPU Port
56 # PCI Express Graphics #0 x16, Clock 8 (NVIDIA GPU)
57 register "PcieClkSrcUsage[8]" = "0x40"
58 register "PcieClkSrcClkReq[8]" = "8"
59 end
60 device pci 02.0 on end # Integrated Graphics Device
61 device pci 04.0 on # SA Thermal device
62 register "Device4Enable" = "1"
63 end
64 device pci 12.0 on end # Thermal Subsystem
65 device pci 12.5 off end # UFS SCS
66 device pci 12.6 off end # GSPI #2
67 device pci 13.0 off end # Integrated Sensor Hub
68 device pci 14.0 on # USB xHCI
69 # USB2
70 register "usb2_ports[0]" = "USB2_PORT_TYPE_C(OC_SKIP)" # USB 3.1 Gen 2 TYPE-C and DisplayPort
71 register "usb2_ports[1]" = "USB2_PORT_TYPE_C(OC_SKIP)" # USB 3.1 Gen 2 TYPE-C
72 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # USB 3.1 Gen 2
73 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # USB 3.1 Gen 1 audio
74 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # USB 3.1 Gen 1 back
75 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Fingerprint
76 register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # Per-Key RGB keyboard
77 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Camera
78 register "usb2_ports[13]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
79 # USB3
80 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.1 Gen 2 TYPE-C and DisplayPort
81 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.1 Gen 2 right
82 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.1 Gen 2 TYPE-C (without TBT)
83 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.1 Gen 2 TYPE-C (without TBT)
84 register "usb3_ports[4]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.1 Gen 1 audio
85 register "usb3_ports[5]" = "USB3_PORT_DEFAULT(OC_SKIP)" # USB 3.1 Gen 1 back
86 end
87 device pci 14.2 on end # Shared SRAM
88 device pci 14.3 on # CNVi wifi
89 chip drivers/wifi/generic
90 register "wake" = "PME_B0_EN_BIT"
91 device generic 0 on end
92 end
93 end
94 device pci 14.5 off end # SDCard
95 device pci 15.0 on end # I2C #0
96 device pci 15.1 off end # I2C #1
97 device pci 15.2 off end # I2C #2
98 device pci 15.3 off end # I2C #3
Tim Crawfordc3ced8f2021-10-27 15:14:54 -060099 device pci 16.0 on end # Management Engine Interface 1
Tim Crawford6a93a452021-09-20 10:18:02 -0600100 device pci 16.1 off end # Management Engine Interface 2
101 device pci 16.2 off end # Management Engine IDE-R
102 device pci 16.3 off end # Management Engine KT Redirection
103 device pci 16.4 off end # Management Engine Interface 3
104 device pci 16.5 off end # Management Engine Interface 4
105 device pci 17.0 on # SATA
106 register "SataPortsEnable[0]" = "1" # HDD (SATA0B)
107 register "SataPortsEnable[1]" = "1" # SSD1 (SATA1A)
108 end
109 device pci 19.2 off end # UART #2
110 device pci 1a.0 off end # eMMC
111 device pci 1b.0 on # PCI Express Port 17
112 # PCI Express root port #17 x4, Clock 0 (Thunderbolt)
113 register "PcieRpEnable[16]" = "1"
114 register "PcieRpLtrEnable[16]" = "1"
115 register "PcieRpHotPlug[16]" = "1"
116 register "PcieClkSrcUsage[0]" = "16"
117 register "PcieClkSrcClkReq[0]" = "0"
118 end
119 device pci 1b.1 off end # PCI Express Port 18
120 device pci 1b.2 off end # PCI Express Port 19
121 device pci 1b.3 off end # PCI Express Port 20
122 device pci 1b.4 on # PCI Express Port 21
123 # PCI Express root port #21 x4, Clock 10 (SSD2)
124 register "PcieRpEnable[20]" = "1"
125 register "PcieRpLtrEnable[20]" = "1"
126 register "PcieClkSrcUsage[10]" = "20"
127 register "PcieClkSrcClkReq[10]" = "10"
128 register "PcieRpSlotImplemented[20]" = "1"
129 end
130 device pci 1b.5 off end # PCI Express Port 22
131 device pci 1b.6 off end # PCI Express Port 23
132 device pci 1b.7 off end # PCI Express Port 24
133 device pci 1c.0 off end # PCI Express Port 1
134 device pci 1c.1 off end # PCI Express Port 2
135 device pci 1c.2 off end # PCI Express Port 3
136 device pci 1c.3 off end # PCI Express Port 4
137 device pci 1c.4 off end # PCI Express Port 5
138 device pci 1c.5 off end # PCI Express Port 6
139 device pci 1c.6 off end # PCI Express Port 7
140 device pci 1c.7 off end # PCI Express Port 8
141 device pci 1d.0 on # PCI Express Port 9
142 # PCI Express root port #9 x4, Clock 9 (SSD1)
143 register "PcieRpEnable[8]" = "1"
144 register "PcieRpLtrEnable[8]" = "1"
145 register "PcieClkSrcUsage[9]" = "8"
146 register "PcieClkSrcClkReq[9]" = "9"
147 register "PcieRpSlotImplemented[8]" = "1"
148 end
149 device pci 1d.1 off end # PCI Express Port 10
150 device pci 1d.2 off end # PCI Express Port 11
151 device pci 1d.3 off end # PCI Express Port 12
152 device pci 1d.4 off end # PCI Express Port 13
153 device pci 1d.5 on # PCI Express Port 14
154 # PCI Express root port #14 x1, Clock 5 (GLAN)
155 register "PcieRpEnable[13]" = "1"
156 register "PcieRpLtrEnable[13]" = "1"
157 register "PcieClkSrcUsage[5]" = "13"
158 register "PcieClkSrcClkReq[5]" = "5"
159 register "PcieRpSlotImplemented[13]" = "1"
160 end
161 device pci 1d.6 on # PCI Express Port 15
162 # PCI Express root port #15 x1, Clock 7 (Card Reader)
163 register "PcieRpEnable[14]" = "1"
164 register "PcieRpLtrEnable[14]" = "1"
165 register "PcieClkSrcUsage[7]" = "14"
166 register "PcieClkSrcClkReq[7]" = "7"
167 register "PcieRpSlotImplemented[14]" = "1"
168 end
169 device pci 1d.7 on # PCI Express Port 16
170 # PCI Express root port #16 x1, Clock 6 (WLAN)
171 register "PcieRpEnable[15]" = "1"
172 register "PcieRpLtrEnable[15]" = "1"
173 register "PcieClkSrcUsage[6]" = "15"
174 register "PcieClkSrcClkReq[6]" = "6"
175 register "PcieRpSlotImplemented[15]" = "1"
176 end
177 device pci 1e.0 off end # UART #0
178 device pci 1e.1 off end # UART #1
179 device pci 1e.2 off end # GSPI #0
180 device pci 1e.3 off end # GSPI #1
181 device pci 1f.0 on # LPC Interface
182 register "gen1_dec" = "0x00040069"
183 register "gen2_dec" = "0x00fc0e01"
184 register "gen3_dec" = "0x00fc0f01"
185 chip drivers/pc80/tpm
186 device pnp 0c31.0 on end
187 end
188 end
189 device pci 1f.1 off end # P2SB
190 device pci 1f.2 hidden end # Power Management Controller
191 device pci 1f.3 on # Intel HDA
192 register "PchHdaAudioLinkHda" = "1"
193 end
194 device pci 1f.4 on # SMBus
195 chip drivers/i2c/tas5825m
196 register "id" = "0"
197 device i2c 4e on end # (8bit address: 0x9c)
198 end
199 end
200 device pci 1f.5 on end # PCH SPI
201 device pci 1f.6 off end # GbE
202 end
203end