blob: 45fb7361ba2f1672137ea6d131ac5b0d9e37e5db [file] [log] [blame]
Hannah Williamsd59f62b2017-05-05 16:39:21 -07001chip soc/intel/apollolake
2
Arthur Heymans69cd7292022-11-07 13:52:11 +01003 device cpu_cluster 0 on end
Hannah Williamsd59f62b2017-05-05 16:39:21 -07004
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -07005 register "pcie_rp_clkreq_pin[0]" = "CLKREQ_DISABLED"
Hannah Williamsd59f62b2017-05-05 16:39:21 -07006 # Disable unused clkreq of PCIe root ports
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -07007 register "pcie_rp_clkreq_pin[1]" = "3" # wifi/bt
8 register "pcie_rp_clkreq_pin[2]" = "CLKREQ_DISABLED"
9 register "pcie_rp_clkreq_pin[3]" = "CLKREQ_DISABLED"
Roy Mingi Parka6ab9af2018-03-01 11:09:58 -080010 register "pcie_rp_clkreq_pin[4]" = "CLKREQ_DISABLED"
Furquan Shaikh6d5e10c2018-03-14 19:57:16 -070011 register "pcie_rp_clkreq_pin[5]" = "CLKREQ_DISABLED"
Hannah Williamsd59f62b2017-05-05 16:39:21 -070012
13 # GPIO for PERST_0
14 # If the Board has PERST_0 signal, assign the GPIO
15 # If the Board does not have PERST_0, assign GPIO_PRT0_UDEF
Roy Mingi Parka6ab9af2018-03-01 11:09:58 -080016 register "prt0_gpio" = "GPIO_163"
Hannah Williamsd59f62b2017-05-05 16:39:21 -070017
18 # GPIO for SD card detect
19 register "sdcard_cd_gpio" = "GPIO_186"
20
21 # EMMC TX DATA Delay 1
22 # Refer to EDS-Vol2-22.3.
23 # [14:8] steps of delay for HS400, each 125ps.
24 # [6:0] steps of delay for SDR104/HS200, each 125ps.
25 register "emmc_tx_data_cntl1" = "0x0C3A"
26
27 # EMMC TX DATA Delay 2
28 # Refer to EDS-Vol2-22.3.
29 # [30:24] steps of delay for SDR50, each 125ps.
30 # [22:16] steps of delay for DDR50, each 125ps.
31 # [14:8] steps of delay for SDR25/HS50, each 125ps.
32 # [6:0] steps of delay for SDR12, each 125ps.
33 register "emmc_tx_data_cntl2" = "0x28272929"
34
35 # EMMC RX CMD/DATA Delay 1
36 # Refer to EDS-Vol2-22.3.
37 # [30:24] steps of delay for SDR50, each 125ps.
38 # [22:16] steps of delay for DDR50, each 125ps.
39 # [14:8] steps of delay for SDR25/HS50, each 125ps.
40 # [6:0] steps of delay for SDR12, each 125ps.
41 register "emmc_rx_cmd_data_cntl1" = "0x003B263B"
42
43 # EMMC RX CMD/DATA Delay 2
44 # Refer to EDS-Vol2-22.3.
45 # [17:16] stands for Rx Clock before Output Buffer
46 # [14:8] steps of delay for Auto Tuning Mode, each 125ps.
47 # [6:0] steps of delay for HS200, each 125ps.
48 register "emmc_rx_cmd_data_cntl2" = "0x10008"
49
50 register "emmc_rx_strobe_cntl" = "0x0a0a"
51 register "emmc_tx_cmd_cntl" = "0x1305"
52
53 # Enable DPTF
54 register "dptf_enable" = "1"
55
Cole Nelson735779c2017-05-18 15:39:22 -070056 # PL1 override: 7.5W setting gives a run-time 6W actual
Hannah Williamsd59f62b2017-05-05 16:39:21 -070057 # Set RAPL PL2 to 15W.
Sumeet R Pawnikar2adb50d2020-05-09 15:37:09 +053058 register "power_limits_config" = "{
59 .tdp_pl1_override = 7,
60 .tdp_pl2_override = 15,
61 }"
Hannah Williamsd59f62b2017-05-05 16:39:21 -070062
63 # Enable Audio Clock and Power gating
64 register "hdaudio_clk_gate_enable" = "1"
65 register "hdaudio_pwr_gate_enable" = "1"
66 register "hdaudio_bios_config_lockdown" = "1"
67
68 # Enable lpss s0ix
69 register "lpss_s0ix_enable" = "1"
70
71 # GPE configuration
72 # Note that GPE events called out in ASL code rely on this
73 # route, i.e., if this route changes then the affected GPE
74 # offset bits also need to be changed. This sets the PMC register
75 # GPE_CFG fields.
76 #PMC_GPE_NW_63_32 - 03
77 #PMC_GPE_N_95_64 - 08
78 #PMC_GPE_NW_31_0 - 02
79 register "gpe0_dw1" = "PMC_GPE_NW_63_32"
80 register "gpe0_dw2" = "PMC_GPE_N_95_64"
81 register "gpe0_dw3" = "PMC_GPE_NW_31_0"
82
Subrata Banikc4986eb2018-05-09 14:55:09 +053083 # Intel Common SoC Config
84 #+-------------------+---------------------------+
85 #| Field | Value |
86 #+-------------------+---------------------------+
87 #| I2C0 | Audio |
88 #+-------------------+---------------------------+
89 register "common_soc_config" = "{
90 .i2c[0] = {
91 .speed = I2C_SPEED_FAST,
92 .rise_time_ns = 104,
93 .fall_time_ns = 52,
94 },
Hannah Williams7427abc2017-06-20 14:31:44 -070095 }"
Hannah Williamsd59f62b2017-05-05 16:39:21 -070096
97 # Minimum SLP S3 assertion width 28ms.
98 register "slp_s3_assertion_width_usecs" = "28000"
99
Shaunak Sahacf1ba952018-03-21 07:39:40 -0700100 register "pnp_settings" = "PNP_PERF_POWER"
101
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700102 device domain 0 on
103 device pci 00.0 on end # - Host Bridge
104 device pci 00.1 on end # - DPTF
105 device pci 00.2 on end # - NPK
106 device pci 02.0 on end # - Gen
107 device pci 03.0 on end # - Iunit
108 device pci 0c.0 on end # - CNVi
109 device pci 0d.0 on end # - P2SB
110 device pci 0d.1 on end # - PMC
111 device pci 0d.2 on end # - SPI
112 device pci 0d.3 on end # - Shared SRAM
Hannah Williams7427abc2017-06-20 14:31:44 -0700113 device pci 0e.0 on # - Audio
114 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530115 register "hid" = ""MX98357A""
Hannah Williams7427abc2017-06-20 14:31:44 -0700116 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPIO_160)"
117 register "sdmode_delay" = "5"
118 device generic 0 on end
119 end
120 end
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700121 device pci 0f.0 on end # - Heci1
122 device pci 0f.1 on end # - Heci2
123 device pci 0f.2 on end # - Heci3
124 device pci 11.0 off end # - ISH
Sean Rhodes57779952022-05-19 15:35:31 +0100125 device pci 12.0 on # - SATA
126 register "SataPortsEnable[0]" = "1"
127 register "SataPortsEnable[1]" = "1"
128 end
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700129 device pci 13.0 off end # - PCIe-A 0 Slot 1
130 device pci 13.1 off end # - PCIe-A 1
Roy Mingi Parka6ab9af2018-03-01 11:09:58 -0800131 device pci 13.2 off end # - PCIe-A 2 Onboard Lan
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700132 device pci 13.3 off end # - PCIe-A 3
Roy Mingi Parka6ab9af2018-03-01 11:09:58 -0800133 device pci 14.0 off end # - PCIe-B 0 Slot2
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700134 device pci 14.1 on end # - PCIe-B 1 Onboard M2 Slot(Wifi/BT)
135 device pci 15.0 on end # - XHCI
136 device pci 15.1 off end # - XDCI
Hannah Williams7427abc2017-06-20 14:31:44 -0700137 device pci 16.0 on # - I2C 0
138 chip drivers/i2c/da7219
139 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_20_IRQ)"
140 register "btn_cfg" = "50"
141 register "mic_det_thr" = "500"
142 register "jack_ins_deb" = "20"
143 register "jack_det_rate" = ""32ms_64ms""
144 register "jack_rem_deb" = "1"
145 register "a_d_btn_thr" = "0xa"
146 register "d_b_btn_thr" = "0x16"
147 register "b_c_btn_thr" = "0x21"
148 register "c_mic_btn_thr" = "0x3e"
149 register "btn_avg" = "4"
150 register "adc_1bit_rpt" = "1"
151 register "micbias_lvl" = "2600"
152 register "mic_amp_in_sel" = ""diff""
153 device i2c 1a on end
154 end
155 end
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700156 device pci 16.1 off end # - I2C 1
157 device pci 16.2 off end # - I2C 2
158 device pci 16.3 off end # - I2C 3
Shaunak Sahaced08642017-11-29 00:19:54 -0800159 device pci 17.0 on
160 chip drivers/i2c/hid
161 register "generic.hid" = ""ALPS0001""
162 register "generic.desc" = ""Touchpad""
163 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPIO_18_IRQ)"
164 register "hid_desc_reg_offset" = "0x1"
165 device i2c 2C on end
166 end
167 end # I2C 4
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700168 device pci 17.1 off end # - I2C 5
169 device pci 17.2 off end # - I2C 6
170 device pci 17.3 on end # - I2C 7
171 device pci 18.0 on end # - UART 0
172 device pci 18.1 off end # - UART 1
173 device pci 18.2 on end # - UART 2
174 device pci 18.3 off end # - UART 3
175 device pci 19.0 on end # - SPI 0
176 device pci 19.1 on end # - SPI 1
177 device pci 19.2 on end # - SPI 2
178 device pci 1a.0 on end # - PWM
179 device pci 1b.0 on end # - SDCARD
180 device pci 1c.0 on end # - eMMC
Sean Rhodes9088b682022-06-08 21:41:53 +0100181 device pci 1d.0 on end # - UFS
Hannah Williamsd59f62b2017-05-05 16:39:21 -0700182 device pci 1e.0 off end # - SDIO
183 device pci 1f.0 on # - LPC
184 chip drivers/pc80/tpm
185 register "irq_polarity" = "2"
186 device pnp 0c31.0 on
187 irq 0x70 = 10
188 end
189 end
190 chip ec/google/chromeec
191 device pnp 0c09.0 on end
192 end
193 end
194 device pci 1f.1 on end # - SMBUS
195 end
196end