blob: e541e00e952bf3ee1c71fb83b1c91289ab7be6c6 [file] [log] [blame]
Anton Kochkov7c634ae2011-06-20 23:14:22 +04001/*
2 * This file is part of msrtool.
3 *
4 * Copyright (C) 2011 Anton Kochkov <anton.kochkov@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Anton Kochkov7c634ae2011-06-20 23:14:22 +040014 */
15
16#include "msrtool.h"
17
Anton Kochkov59b36f12012-07-21 07:29:48 +040018int intel_pentium3_probe(const struct targetdef *target, const struct cpuid_t *id) {
Lubomir Rintel199a23c2017-01-22 22:19:24 +010019 return ((VENDOR_INTEL == id->vendor) &&
20 (0x6 == id->family) && (
Anton Kochkovffbbecc2012-07-04 07:31:37 +040021 (0xa == id->model) ||
22 (0xb == id->model)
23 ));
Anton Kochkov7c634ae2011-06-20 23:14:22 +040024}
25
26const struct msrdef intel_pentium3_msrs[] = {
Patrick Georgi5c65d002020-01-29 13:45:45 +010027 {0x10, MSRTYPE_RDWR, MSR2(0, 0), "IA32_TIME_STAMP_COUNTER", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040028 { BITS_EOT }
29 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010030 {0x17, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PLATFORM_ID", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040031 { BITS_EOT }
32 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010033 {0x1b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_APIC_BASE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040034 { BITS_EOT }
35 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010036 {0x2a, MSRTYPE_RDWR, MSR2(0, 0), "EBL_CR_POWERON", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040037 { BITS_EOT }
38 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010039 {0x33, MSRTYPE_RDWR, MSR2(0, 0), "TEST_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040040 { BITS_EOT }
41 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010042 {0x3f, MSRTYPE_RDWR, MSR2(0, 0), "THERM_DIODE_OFFSET", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040043 { BITS_EOT }
44 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010045 {0x8b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_BIOS_SIGN_ID", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040046 { BITS_EOT }
47 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010048 {0xc1, MSRTYPE_RDWR, MSR2(0, 0), "PERFCTR0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040049 { BITS_EOT }
50 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010051 {0xc2, MSRTYPE_RDWR, MSR2(0, 0), "PERFCTR1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040052 { BITS_EOT }
53 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010054 {0x11e, MSRTYPE_RDWR, MSR2(0, 0), "BBL_CR_CTL3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040055 { BITS_EOT }
56 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010057 {0x179, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MCG_CAP", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040058 { BITS_EOT }
59 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010060 {0x17a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MCG_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040061 { BITS_EOT }
62 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010063 {0x198, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PERF_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040064 { BITS_EOT }
65 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010066 {0x199, MSRTYPE_RDWR, MSR2(0, 0), "IA32_PERF_CONTROL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040067 { BITS_EOT }
68 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010069 {0x19a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_CLOCK_MODULATION", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040070 { BITS_EOT }
71 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010072 {0x1a0, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MISC_ENABLES", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040073 { BITS_EOT }
74 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010075 {0x1d9, MSRTYPE_RDWR, MSR2(0, 0), "IA32_DEBUGCTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040076 { BITS_EOT }
77 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010078 {0x200, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040079 { BITS_EOT }
80 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010081 {0x201, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK0", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040082 { BITS_EOT }
83 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010084 {0x202, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040085 { BITS_EOT }
86 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010087 {0x203, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK1", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040088 { BITS_EOT }
89 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010090 {0x204, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040091 { BITS_EOT }
92 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010093 {0x205, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK2", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040094 { BITS_EOT }
95 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010096 {0x206, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +040097 { BITS_EOT }
98 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +010099 {0x207, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK3", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400100 { BITS_EOT }
101 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100102 {0x208, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE4", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400103 { BITS_EOT }
104 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100105 {0x209, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK4", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400106 { BITS_EOT }
107 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100108 {0x20a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE5", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400109 { BITS_EOT }
110 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100111 {0x20b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK5", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400112 { BITS_EOT }
113 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100114 {0x20c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE6", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400115 { BITS_EOT }
116 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100117 {0x20d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK6", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400118 { BITS_EOT }
119 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100120 {0x20e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSBASE7", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400121 { BITS_EOT }
122 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100123 {0x20f, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_PHYSMASK7", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400124 { BITS_EOT }
125 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100126 {0x250, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX64K_00000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400127 { BITS_EOT }
128 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100129 {0x258, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX16K_80000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400130 { BITS_EOT }
131 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100132 {0x259, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX16K_A0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400133 { BITS_EOT }
134 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100135 {0x268, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_C0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400136 { BITS_EOT }
137 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100138 {0x269, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_C8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400139 { BITS_EOT }
140 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100141 {0x26a, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_D0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400142 { BITS_EOT }
143 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100144 {0x26b, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_D8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400145 { BITS_EOT }
146 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100147 {0x26c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_E0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400148 { BITS_EOT }
149 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100150 {0x26d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_E8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400151 { BITS_EOT }
152 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100153 {0x26e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_F0000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400154 { BITS_EOT }
155 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100156 {0x26f, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_FIX4K_F8000", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400157 { BITS_EOT }
158 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100159 {0x2ff, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MTRR_DEF_TYPE", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400160 { BITS_EOT }
161 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100162 {0x400, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400163 { BITS_EOT }
164 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100165 {0x401, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400166 { BITS_EOT }
167 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100168 {0x402, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC0_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400169 { BITS_EOT }
170 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100171 {0x40c, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_CTL", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400172 { BITS_EOT }
173 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100174 {0x40d, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_STATUS", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400175 { BITS_EOT }
176 }},
Patrick Georgi5c65d002020-01-29 13:45:45 +0100177 {0x40e, MSRTYPE_RDWR, MSR2(0, 0), "IA32_MC3_ADDR", "", {
Anton Kochkov7c634ae2011-06-20 23:14:22 +0400178 { BITS_EOT }
179 }},
180 { MSR_EOT }
181};