blob: 68a4842febdcdc5f6de7b79d96ef0c3153b06860 [file] [log] [blame]
Angel Pons32859fc2020-04-02 23:48:27 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Duncan Laurie7d2b81c2012-06-23 16:08:47 -07003
4#ifndef ELOG_H_
5#define ELOG_H_
6
Duncan Laurie7d2b81c2012-06-23 16:08:47 -07007#define MAX_EVENT_SIZE 0x7F
8
9/* End of log */
10#define ELOG_TYPE_EOL 0xFF
11
12/*
13 * Standard SMBIOS event log types below 0x80
14 */
15#define ELOG_TYPE_UNDEFINED_EVENT 0x00
16#define ELOG_TYPE_SINGLE_BIT_ECC_MEM_ERR 0x01
17#define ELOG_TYPE_MULTI_BIT_ECC_MEM_ERR 0x02
18#define ELOG_TYPE_MEM_PARITY_ERR 0x03
19#define ELOG_TYPE_BUS_TIMEOUT 0x04
20#define ELOG_TYPE_IO_CHECK 0x05
21#define ELOG_TYPE_SW_NMI 0x06
22#define ELOG_TYPE_POST_MEM_RESIZE 0x07
23#define ELOG_TYPE_POST_ERR 0x08
24#define ELOG_TYPE_PCI_PERR 0x09
25#define ELOG_TYPE_PCI_SERR 0x0A
26#define ELOG_TYPE_CPU_FAIL 0x0B
27#define ELOG_TYPE_EISA_TIMEOUT 0x0C
28#define ELOG_TYPE_CORRECTABLE_MEMLOG_DIS 0x0D
29#define ELOG_TYPE_LOG_DISABLED 0x0E
30#define ELOG_TYPE_UNDEFINED_EVENT2 0x0F
31#define ELOG_TYPE_SYS_LIMIT_EXCEED 0x10
32#define ELOG_TYPE_ASYNC_HW_TIMER_EXPIRED 0x11
33#define ELOG_TYPE_SYS_CONFIG_INFO 0x12
34#define ELOG_TYPE_HDD_INFO 0x13
35#define ELOG_TYPE_SYS_RECONFIG 0x14
36#define ELOG_TYPE_CPU_ERROR 0x15
37#define ELOG_TYPE_LOG_CLEAR 0x16
38#define ELOG_TYPE_BOOT 0x17
39
40/*
41 * Extended defined OEM event types start at 0x80
42 */
43
44/* OS/kernel events */
45#define ELOG_TYPE_OS_EVENT 0x81
46
47/* Last event from coreboot */
48#define ELOG_TYPE_OS_BOOT 0x90
49
50/* Embedded controller event */
51#define ELOG_TYPE_EC_EVENT 0x91
52
53/* Power */
54#define ELOG_TYPE_POWER_FAIL 0x92
55#define ELOG_TYPE_SUS_POWER_FAIL 0x93
56#define ELOG_TYPE_PWROK_FAIL 0x94
57#define ELOG_TYPE_SYS_PWROK_FAIL 0x95
58#define ELOG_TYPE_POWER_ON 0x96
59#define ELOG_TYPE_POWER_BUTTON 0x97
60#define ELOG_TYPE_POWER_BUTTON_OVERRIDE 0x98
61
62/* Reset */
63#define ELOG_TYPE_RESET_BUTTON 0x99
64#define ELOG_TYPE_SYSTEM_RESET 0x9a
65#define ELOG_TYPE_RTC_RESET 0x9b
66#define ELOG_TYPE_TCO_RESET 0x9c
67
68/* Sleep/Wake */
69#define ELOG_TYPE_ACPI_ENTER 0x9d
Richard Spiegele6809902018-08-20 13:51:30 -070070/*
71 * Deep Sx wake variant is provided below - 0xad
72 * Sleep/"wake pending" event log provided below - 0xb1 - 0x01/0x02
73 */
74
Duncan Laurie7d2b81c2012-06-23 16:08:47 -070075#define ELOG_TYPE_ACPI_WAKE 0x9e
76#define ELOG_TYPE_WAKE_SOURCE 0x9f
77#define ELOG_WAKE_SOURCE_PCIE 0x00
78#define ELOG_WAKE_SOURCE_PME 0x01
79#define ELOG_WAKE_SOURCE_PME_INTERNAL 0x02
80#define ELOG_WAKE_SOURCE_RTC 0x03
81#define ELOG_WAKE_SOURCE_GPIO 0x04
82#define ELOG_WAKE_SOURCE_SMBUS 0x05
Duncan Lauried6040902013-03-08 17:16:37 -080083#define ELOG_WAKE_SOURCE_PWRBTN 0x06
Furquan Shaikhb8581572017-05-25 00:13:01 -070084#define ELOG_WAKE_SOURCE_PME_HDA 0x07
85#define ELOG_WAKE_SOURCE_PME_GBE 0x08
86#define ELOG_WAKE_SOURCE_PME_EMMC 0x09
87#define ELOG_WAKE_SOURCE_PME_SDCARD 0x0a
88#define ELOG_WAKE_SOURCE_PME_PCIE1 0x0b
89#define ELOG_WAKE_SOURCE_PME_PCIE2 0x0c
90#define ELOG_WAKE_SOURCE_PME_PCIE3 0x0d
91#define ELOG_WAKE_SOURCE_PME_PCIE4 0x0e
92#define ELOG_WAKE_SOURCE_PME_PCIE5 0x0f
93#define ELOG_WAKE_SOURCE_PME_PCIE6 0x10
94#define ELOG_WAKE_SOURCE_PME_PCIE7 0x11
95#define ELOG_WAKE_SOURCE_PME_PCIE8 0x12
96#define ELOG_WAKE_SOURCE_PME_PCIE9 0x13
97#define ELOG_WAKE_SOURCE_PME_PCIE10 0x14
98#define ELOG_WAKE_SOURCE_PME_PCIE11 0x15
99#define ELOG_WAKE_SOURCE_PME_PCIE12 0x16
100#define ELOG_WAKE_SOURCE_PME_SATA 0x17
101#define ELOG_WAKE_SOURCE_PME_CSE 0x18
102#define ELOG_WAKE_SOURCE_PME_CSE2 0x19
103#define ELOG_WAKE_SOURCE_PME_CSE3 0x1a
104#define ELOG_WAKE_SOURCE_PME_XHCI 0x1b
105#define ELOG_WAKE_SOURCE_PME_XDCI 0x1c
Furquan Shaikh0f1dc0e2017-06-08 15:46:42 -0700106#define ELOG_WAKE_SOURCE_PME_XHCI_USB_2 0x1d
107#define ELOG_WAKE_SOURCE_PME_XHCI_USB_3 0x1e
Naresh G Solanki3c6377f2017-07-03 21:57:11 +0530108#define ELOG_WAKE_SOURCE_PME_WIFI 0x1f
Michael Niewöhnerbc36e292019-10-02 20:07:16 +0200109#define ELOG_WAKE_SOURCE_PME_PCIE13 0x20
110#define ELOG_WAKE_SOURCE_PME_PCIE14 0x21
111#define ELOG_WAKE_SOURCE_PME_PCIE15 0x22
112#define ELOG_WAKE_SOURCE_PME_PCIE16 0x23
113#define ELOG_WAKE_SOURCE_PME_PCIE17 0x24
114#define ELOG_WAKE_SOURCE_PME_PCIE18 0x25
115#define ELOG_WAKE_SOURCE_PME_PCIE19 0x26
116#define ELOG_WAKE_SOURCE_PME_PCIE20 0x27
117#define ELOG_WAKE_SOURCE_PME_PCIE21 0x28
118#define ELOG_WAKE_SOURCE_PME_PCIE22 0x29
119#define ELOG_WAKE_SOURCE_PME_PCIE23 0x2a
120#define ELOG_WAKE_SOURCE_PME_PCIE24 0x2b
Vadim Bendeburyb9126fe2017-03-22 16:16:34 -0700121
Duncan Laurie7d2b81c2012-06-23 16:08:47 -0700122struct elog_event_data_wake {
123 u8 source;
124 u32 instance;
Stefan Reinauer6a001132017-07-13 02:20:27 +0200125} __packed;
Duncan Laurie7d2b81c2012-06-23 16:08:47 -0700126
127/* Chrome OS related events */
128#define ELOG_TYPE_CROS_DEVELOPER_MODE 0xa0
129#define ELOG_TYPE_CROS_RECOVERY_MODE 0xa1
Duncan Laurie8de88442012-07-16 12:47:45 -0700130#define ELOG_CROS_RECOVERY_MODE_BUTTON 0x02
Duncan Laurie7d2b81c2012-06-23 16:08:47 -0700131
Duncan Lauriec1c94352012-07-13 10:11:54 -0700132/* Management Engine Events */
133#define ELOG_TYPE_MANAGEMENT_ENGINE 0xa2
Duncan Laurie5c88c6f2012-09-01 14:00:23 -0700134#define ELOG_TYPE_MANAGEMENT_ENGINE_EXT 0xa4
135struct elog_event_data_me_extended {
136 u8 current_working_state;
137 u8 operation_state;
138 u8 operation_mode;
139 u8 error_code;
140 u8 progress_code;
141 u8 current_pmevent;
142 u8 current_state;
Stefan Reinauer6a001132017-07-13 02:20:27 +0200143} __packed;
Duncan Lauriec1c94352012-07-13 10:11:54 -0700144
Duncan Laurie4dceba22012-08-13 09:40:02 -0700145/* Last post code from previous boot */
146#define ELOG_TYPE_LAST_POST_CODE 0xa3
Duncan Lauried5686fe2013-06-10 10:21:41 -0700147#define ELOG_TYPE_POST_EXTRA 0xa6
Duncan Laurie4dceba22012-08-13 09:40:02 -0700148
Duncan Laurie19afe8d2012-11-26 14:53:42 -0800149/* EC Shutdown Reason */
150#define ELOG_TYPE_EC_SHUTDOWN 0xa5
151
Aaron Durbind5be4e32016-11-04 10:53:43 -0500152/* ARM/generic versions of sleep/wake - These came from another firmware
153 * apparently, but not all the firmware sources were updated so that the
154 * elog namespace was coherent. */
155#define ELOG_TYPE_SLEEP 0xa7
156#define ELOG_TYPE_WAKE 0xa8
157#define ELOG_TYPE_FW_WAKE 0xa9
158
Aaron Durbin7d9068f2016-11-04 10:07:14 -0500159/* Memory Cache Update */
160#define ELOG_TYPE_MEM_CACHE_UPDATE 0xaa
161#define ELOG_MEM_CACHE_UPDATE_SLOT_NORMAL 0
Furquan Shaikhcab1c012016-11-05 23:57:02 -0700162#define ELOG_MEM_CACHE_UPDATE_SLOT_RECOVERY 1
Andrey Petrovef9a9ea2016-11-08 08:30:06 -0800163#define ELOG_MEM_CACHE_UPDATE_SLOT_VARIABLE 2
Aaron Durbin7d9068f2016-11-04 10:07:14 -0500164#define ELOG_MEM_CACHE_UPDATE_STATUS_SUCCESS 0
165#define ELOG_MEM_CACHE_UPDATE_STATUS_FAIL 1
166struct elog_event_mem_cache_update {
167 u8 slot;
168 u8 status;
Stefan Reinauer6a001132017-07-13 02:20:27 +0200169} __packed;
Aaron Durbin7d9068f2016-11-04 10:07:14 -0500170
Duncan Laurie6cbd3982017-03-05 14:35:57 -0800171/* CPU Thermal Trip */
172#define ELOG_TYPE_THERM_TRIP 0xab
173
Vadim Bendeburyb9126fe2017-03-22 16:16:34 -0700174/* Cr50 */
175#define ELOG_TYPE_CR50_UPDATE 0xac
176
Furquan Shaikh75ef6ec2017-05-19 10:50:02 -0700177/* Deep Sx wake variant */
178#define ELOG_TYPE_ACPI_DEEP_WAKE 0xad
179
Duncan Laurieb14aefe2017-06-29 23:53:48 -0700180/* EC Device Event */
181#define ELOG_TYPE_EC_DEVICE_EVENT 0xae
182#define ELOG_EC_DEVICE_EVENT_TRACKPAD 0x01
183#define ELOG_EC_DEVICE_EVENT_DSP 0x02
184#define ELOG_EC_DEVICE_EVENT_WIFI 0x03
185
Furquan Shaikh2dc5ead2017-10-14 18:12:25 -0700186/* S0ix sleep/wake */
187#define ELOG_TYPE_S0IX_ENTER 0xaf
188#define ELOG_TYPE_S0IX_EXIT 0xb0
189
Richard Spiegele6809902018-08-20 13:51:30 -0700190/* Extended events */
191#define ELOG_TYPE_EXTENDED_EVENT 0xb1
192#define ELOG_SLEEP_PENDING_PM1_WAKE 0x01
193#define ELOG_SLEEP_PENDING_GPE0_WAKE 0x02
194
Keith Shorte0f34002019-02-05 16:15:10 -0700195/* Cr50 reset to enable TPM */
196#define ELOG_TYPE_CR50_NEED_RESET 0xb2
197
Richard Spiegele6809902018-08-20 13:51:30 -0700198struct elog_event_extended_event {
199 u8 event_type;
200 u32 event_complement;
201} __packed;
202
Julius Wernercd49cce2019-03-05 16:53:33 -0800203#if CONFIG(ELOG)
David Hendricks9acbd6f2014-04-13 16:45:31 -0700204/* Eventlog backing storage must be initialized before calling elog_init(). */
Duncan Laurie7d2b81c2012-06-23 16:08:47 -0700205extern int elog_init(void);
206extern int elog_clear(void);
Aaron Durbineec1c282016-08-06 10:02:37 -0500207/* Event addition functions return < 0 on failure and 0 on success. */
208extern int elog_add_event_raw(u8 event_type, void *data, u8 data_size);
209extern int elog_add_event(u8 event_type);
210extern int elog_add_event_byte(u8 event_type, u8 data);
211extern int elog_add_event_word(u8 event_type, u16 data);
212extern int elog_add_event_dword(u8 event_type, u32 data);
213extern int elog_add_event_wake(u8 source, u32 instance);
Duncan Laurie472ec9c2012-06-23 16:13:42 -0700214extern int elog_smbios_write_type15(unsigned long *current, int handle);
Richard Spiegele6809902018-08-20 13:51:30 -0700215extern int elog_add_extended_event(u8 type, u32 complement);
David Hendricksd0d57a72014-05-08 20:04:02 -0700216#else
217/* Stubs to help avoid littering sources with #if CONFIG_ELOG */
218static inline int elog_init(void) { return -1; }
219static inline int elog_clear(void) { return -1; }
Aaron Durbind9b10502016-11-04 11:17:54 -0500220static inline int elog_add_event_raw(u8 event_type, void *data,
221 u8 data_size) { return 0; }
Aaron Durbineec1c282016-08-06 10:02:37 -0500222static inline int elog_add_event(u8 event_type) { return 0; }
223static inline int elog_add_event_byte(u8 event_type, u8 data) { return 0; }
224static inline int elog_add_event_word(u8 event_type, u16 data) { return 0; }
225static inline int elog_add_event_dword(u8 event_type, u32 data) { return 0; }
226static inline int elog_add_event_wake(u8 source, u32 instance) { return 0; }
David Hendricksd0d57a72014-05-08 20:04:02 -0700227static inline int elog_smbios_write_type15(unsigned long *current,
228 int handle) {
229 return 0;
230}
Richard Spiegele6809902018-08-20 13:51:30 -0700231static inline int elog_add_extended_event(u8 type, u32 complement) { return 0; }
David Hendricksd0d57a72014-05-08 20:04:02 -0700232#endif
Duncan Laurie7d2b81c2012-06-23 16:08:47 -0700233
Kyösti Mälkki9dd1a122019-11-06 11:04:27 +0200234#if CONFIG(ELOG_GSMI)
235#define elog_gsmi_add_event elog_add_event
236#define elog_gsmi_add_event_byte elog_add_event_byte
237#define elog_gsmi_add_event_word elog_add_event_word
238#else
239static inline int elog_gsmi_add_event(u8 event_type) { return 0; }
240static inline int elog_gsmi_add_event_byte(u8 event_type, u8 data) { return 0; }
241static inline int elog_gsmi_add_event_word(u8 event_type, u16 data) { return 0; }
242#endif
243
Duncan Laurie79bbbd92012-06-23 16:48:38 -0700244extern u32 gsmi_exec(u8 command, u32 *param);
Duncan Laurie79bbbd92012-06-23 16:48:38 -0700245
Julius Wernercd49cce2019-03-05 16:53:33 -0800246#if CONFIG(ELOG_BOOT_COUNT)
Duncan Laurief4d36232012-06-23 16:37:45 -0700247u32 boot_count_read(void);
Daniel Kurtzf55c3c22018-05-24 18:00:45 -0600248#else
249static inline u32 boot_count_read(void)
250{
251 return 0;
252}
253#endif
Duncan Laurief4d36232012-06-23 16:37:45 -0700254u32 boot_count_increment(void);
Duncan Laurief4d36232012-06-23 16:37:45 -0700255
Kyösti Mälkki7f50afb2019-09-11 17:12:26 +0300256static inline void elog_boot_notify(int s3_resume)
257{
258 if (CONFIG(ELOG_BOOT_COUNT) && !s3_resume)
259 boot_count_increment();
260}
261
Furquan Shaikh2dc5ead2017-10-14 18:12:25 -0700262/*
263 * Callback from GSMI handler to allow platform to log any wake source
264 * information.
265 */
266void elog_gsmi_cb_platform_log_wake_source(void);
267
268/*
269 * Callback from GSMI handler to allow mainboard to log any wake source
270 * information.
271 */
272void elog_gsmi_cb_mainboard_log_wake_source(void);
273
Duncan Laurie7d2b81c2012-06-23 16:08:47 -0700274#endif /* ELOG_H_ */