blob: ada1c28c1f0d5ddac8e5f57b3ec9591a222c9f5b [file] [log] [blame]
Andrey Petrov465fc132016-02-25 14:16:33 -08001/*
2 * This file is part of the coreboot project.
3 *
Lee Leahy47bd2d92016-07-24 18:12:16 -07004 * Copyright (C) 2015-2016 Intel Corp.
Andrey Petrov465fc132016-02-25 14:16:33 -08005 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
6 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <arch/io.h>
15#include <arch/cpu.h>
Aaron Durbinb4302502016-07-17 17:04:37 -050016#include <arch/symbols.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050017#include <cbfs.h>
Aaron Durbin27928682016-07-15 22:32:28 -050018#include <cbmem.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080019#include <console/console.h>
20#include <fsp/api.h>
21#include <fsp/util.h>
22#include <memrange.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050023#include <program_loading.h>
Aaron Durbinb4302502016-07-17 17:04:37 -050024#include <reset.h>
25#include <romstage_handoff.h>
26#include <soc/intel/common/mrc_cache.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080027#include <string.h>
Aaron Durbind04639b2016-07-17 23:23:59 -050028#include <symbols.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080029#include <timestamp.h>
Furquan Shaikh0325dc62016-07-25 13:02:36 -070030#include <vboot/vboot_common.h>
Andrey Petrov465fc132016-02-25 14:16:33 -080031
Aaron Durbinf0ec8242016-07-18 11:24:36 -050032static void save_memory_training_data(bool s3wake, uint32_t fsp_version)
Aaron Durbinb4302502016-07-17 17:04:37 -050033{
Aaron Durbinb4302502016-07-17 17:04:37 -050034 size_t mrc_data_size;
35 const void *mrc_data;
Aaron Durbinf0ec8242016-07-18 11:24:36 -050036
37 if (!IS_ENABLED(CONFIG_CACHE_MRC_SETTINGS) || s3wake)
38 return;
39
40 mrc_data = fsp_find_nv_storage_data(&mrc_data_size);
41 if (!mrc_data) {
42 printk(BIOS_ERR, "Couldn't find memory training data HOB.\n");
43 return;
44 }
45
46 /*
47 * Save MRC Data to CBMEM. By always saving the data this forces
48 * a retrain after a trip through Chrome OS recovery path. The
49 * code which saves the data to flash doesn't write if the latest
50 * training data matches this one.
51 */
52 if (mrc_cache_stash_data_with_version(mrc_data, mrc_data_size,
53 fsp_version) < 0)
54 printk(BIOS_ERR, "Failed to stash MRC data\n");
55}
56
Furquan Shaikhaf8ef2a2016-07-24 08:48:34 -070057/*
58 * On every trip to recovery, newly generated MRC data is stored with this
59 * version since it is not expected to be a legit version. This ensures that on
60 * next normal boot, memory re-training occurs and new MRC data is stored.
61 */
62#define MRC_DEAD_VERSION (0xdeaddead)
63
Aaron Durbinf0ec8242016-07-18 11:24:36 -050064static enum fsp_status do_fsp_post_memory_init(void *hob_list_ptr, bool s3wake,
65 uint32_t fsp_version)
66{
67 struct range_entry fsp_mem;
Aaron Durbinb4302502016-07-17 17:04:37 -050068 struct romstage_handoff *handoff;
69
70 fsp_find_reserved_memory(&fsp_mem, hob_list_ptr);
71
72 /* initialize cbmem by adding FSP reserved memory first thing */
73 if (!s3wake) {
74 cbmem_initialize_empty_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
75 range_entry_size(&fsp_mem));
76 } else if (cbmem_initialize_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
77 range_entry_size(&fsp_mem))) {
78 if (IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)) {
79 printk(BIOS_DEBUG, "Failed to recover CBMEM in S3 resume.\n");
80 /* Failed S3 resume, reset to come up cleanly */
81 hard_reset();
82 }
83 }
84
85 /* make sure FSP memory is reserved in cbmem */
86 if (range_entry_base(&fsp_mem) !=
87 (uintptr_t)cbmem_find(CBMEM_ID_FSP_RESERVED_MEMORY))
88 die("Failed to accommodate FSP reserved memory request");
89
90 /* Now that CBMEM is up, save the list so ramstage can use it */
91 fsp_save_hob_list(hob_list_ptr);
92
Furquan Shaikh0325dc62016-07-25 13:02:36 -070093 if (vboot_recovery_mode_enabled())
Furquan Shaikhaf8ef2a2016-07-24 08:48:34 -070094 fsp_version = MRC_DEAD_VERSION;
95
Aaron Durbinf0ec8242016-07-18 11:24:36 -050096 save_memory_training_data(s3wake, fsp_version);
Aaron Durbinb4302502016-07-17 17:04:37 -050097
98 /* Create romstage handof information */
99 handoff = romstage_handoff_find_or_add();
100 if (handoff != NULL)
101 handoff->s3_resume = s3wake;
102 else
103 printk(BIOS_DEBUG, "Romstage handoff structure not added!\n");
104
105 return FSP_SUCCESS;
106}
107
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500108static void fsp_fill_mrc_cache(struct FSPM_ARCH_UPD *arch_upd, bool s3wake,
109 uint32_t fsp_version)
Aaron Durbinb4302502016-07-17 17:04:37 -0500110{
111 const struct mrc_saved_data *mrc_cache;
112
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500113 arch_upd->NvsBufferPtr = NULL;
114
115 if (!IS_ENABLED(CONFIG_CACHE_MRC_SETTINGS))
116 return;
117
Aaron Durbin98ea6362016-07-18 11:31:53 -0500118 /* Don't use saved training data when recovery mode is enabled. */
Furquan Shaikh0325dc62016-07-25 13:02:36 -0700119 if (vboot_recovery_mode_enabled()) {
Aaron Durbin98ea6362016-07-18 11:31:53 -0500120 printk(BIOS_DEBUG, "Recovery mode. Not using MRC cache.\n");
121 return;
122 }
123
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500124 if (mrc_cache_get_current_with_version(&mrc_cache, fsp_version)) {
125 printk(BIOS_DEBUG, "MRC cache was not found\n");
126 return;
127 }
128
129 /* MRC cache found */
130 arch_upd->NvsBufferPtr = (void *)mrc_cache->data;
131 arch_upd->BootMode = s3wake ?
132 FSP_BOOT_ON_S3_RESUME:
133 FSP_BOOT_ASSUMING_NO_CONFIGURATION_CHANGES;
134 printk(BIOS_DEBUG, "MRC cache found, size %x bootmode:%d\n",
135 mrc_cache->size, arch_upd->BootMode);
136}
137
Aaron Durbin02e504c2016-07-18 11:53:10 -0500138static enum cb_err check_region_overlap(const struct memranges *ranges,
139 const char *description,
140 uintptr_t begin, uintptr_t end)
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500141{
Aaron Durbin02e504c2016-07-18 11:53:10 -0500142 const struct range_entry *r;
143
144 memranges_each_entry(r, ranges) {
145 if (end <= range_entry_base(r))
146 continue;
147 if (begin >= range_entry_end(r))
148 continue;
149 printk(BIOS_ERR, "'%s' overlaps currently running program: "
150 "[%p, %p)\n", description, (void *)begin, (void *)end);
151 return CB_ERR;
152 }
153
154 return CB_SUCCESS;
155}
156
157static enum cb_err fsp_fill_common_arch_params(struct FSPM_ARCH_UPD *arch_upd,
158 bool s3wake, uint32_t fsp_version,
159 const struct memranges *memmap)
160{
161 uintptr_t stack_begin;
162 uintptr_t stack_end;
163
Aaron Durbinb4302502016-07-17 17:04:37 -0500164 /*
165 * FSPM_UPD passed here is populated with default values provided by
166 * the blob itself. We let FSPM use top of CAR region of the size it
167 * requests.
Aaron Durbinb4302502016-07-17 17:04:37 -0500168 */
Aaron Durbin02e504c2016-07-18 11:53:10 -0500169 stack_end = (uintptr_t)_car_region_end;
170 stack_begin = stack_end - arch_upd->StackSize;
171
172 if (check_region_overlap(memmap, "FSPM stack", stack_begin,
173 stack_end) != CB_SUCCESS)
174 return CB_ERR;
175
176 arch_upd->StackBase = (void *)stack_begin;
Aaron Durbinb4302502016-07-17 17:04:37 -0500177
178 arch_upd->BootMode = FSP_BOOT_WITH_FULL_CONFIGURATION;
179
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500180 fsp_fill_mrc_cache(arch_upd, s3wake, fsp_version);
Aaron Durbin02e504c2016-07-18 11:53:10 -0500181
182 return CB_SUCCESS;
Aaron Durbinb4302502016-07-17 17:04:37 -0500183}
184
Aaron Durbin02e504c2016-07-18 11:53:10 -0500185static enum fsp_status do_fsp_memory_init(struct fsp_header *hdr, bool s3wake,
186 const struct memranges *memmap)
Andrey Petrov465fc132016-02-25 14:16:33 -0800187{
188 enum fsp_status status;
189 fsp_memory_init_fn fsp_raminit;
190 struct FSPM_UPD fspm_upd, *upd;
Aaron Durbinb4302502016-07-17 17:04:37 -0500191 void *hob_list_ptr;
Aaron Durbin02e504c2016-07-18 11:53:10 -0500192 struct FSPM_ARCH_UPD *arch_upd;
Andrey Petrov465fc132016-02-25 14:16:33 -0800193
194 post_code(0x34);
195
196 upd = (struct FSPM_UPD *)(hdr->cfg_region_offset + hdr->image_base);
197
198 if (upd->FspUpdHeader.Signature != FSPM_UPD_SIGNATURE) {
199 printk(BIOS_ERR, "Invalid FSPM signature\n");
200 return FSP_INCOMPATIBLE_VERSION;
201 }
202
203 /* Copy the default values from the UPD area */
204 memcpy(&fspm_upd, upd, sizeof(fspm_upd));
205
Aaron Durbin02e504c2016-07-18 11:53:10 -0500206 arch_upd = &fspm_upd.FspmArchUpd;
207
Aaron Durbin27928682016-07-15 22:32:28 -0500208 /* Reserve enough memory under TOLUD to save CBMEM header */
Aaron Durbin02e504c2016-07-18 11:53:10 -0500209 arch_upd->BootLoaderTolumSize = cbmem_overhead_size();
Aaron Durbin27928682016-07-15 22:32:28 -0500210
Aaron Durbinb4302502016-07-17 17:04:37 -0500211 /* Fill common settings on behalf of chipset. */
Aaron Durbin02e504c2016-07-18 11:53:10 -0500212 if (fsp_fill_common_arch_params(arch_upd, s3wake, hdr->fsp_revision,
213 memmap) != CB_SUCCESS)
214 return FSP_NOT_FOUND;
Aaron Durbinb4302502016-07-17 17:04:37 -0500215
Andrey Petrov465fc132016-02-25 14:16:33 -0800216 /* Give SoC and mainboard a chance to update the UPD */
217 platform_fsp_memory_init_params_cb(&fspm_upd);
218
219 /* Call FspMemoryInit */
220 fsp_raminit = (void *)(hdr->image_base + hdr->memory_init_entry_offset);
Lee Leahy672df162016-07-24 18:21:13 -0700221 fsp_debug_before_memory_init(fsp_raminit, upd, &fspm_upd,
222 &hob_list_ptr);
Andrey Petrov465fc132016-02-25 14:16:33 -0800223
Alexandru Gagniucc4ea8f72016-05-23 12:16:58 -0700224 post_code(POST_FSP_MEMORY_INIT);
Andrey Petrov465fc132016-02-25 14:16:33 -0800225 timestamp_add_now(TS_FSP_MEMORY_INIT_START);
Aaron Durbinb4302502016-07-17 17:04:37 -0500226 status = fsp_raminit(&fspm_upd, &hob_list_ptr);
Alexandru Gagniucc4ea8f72016-05-23 12:16:58 -0700227 post_code(POST_FSP_MEMORY_INIT);
Andrey Petrov465fc132016-02-25 14:16:33 -0800228 timestamp_add_now(TS_FSP_MEMORY_INIT_END);
229
Lee Leahy672df162016-07-24 18:21:13 -0700230 fsp_debug_after_memory_init(status, hob_list_ptr);
Andrey Petrov465fc132016-02-25 14:16:33 -0800231
Aaron Durbinf41f2aa2016-07-18 12:03:58 -0500232 /* Handle any resets requested by FSPM. */
233 fsp_handle_reset(status);
234
Aaron Durbinb4302502016-07-17 17:04:37 -0500235 if (status != FSP_SUCCESS)
236 return status;
237
Aaron Durbinf0ec8242016-07-18 11:24:36 -0500238 return do_fsp_post_memory_init(hob_list_ptr, s3wake, hdr->fsp_revision);
Andrey Petrov465fc132016-02-25 14:16:33 -0800239}
240
Aaron Durbind04639b2016-07-17 23:23:59 -0500241/* Load the binary into the memory specified by the info header. */
242static enum cb_err load_fspm_mem(struct fsp_header *hdr,
Aaron Durbin02e504c2016-07-18 11:53:10 -0500243 const struct region_device *rdev,
244 const struct memranges *memmap)
Aaron Durbind04639b2016-07-17 23:23:59 -0500245{
Aaron Durbind04639b2016-07-17 23:23:59 -0500246 uintptr_t fspm_begin;
247 uintptr_t fspm_end;
248
249 if (fsp_validate_component(hdr, rdev) != CB_SUCCESS)
250 return CB_ERR;
251
252 fspm_begin = hdr->image_base;
253 fspm_end = fspm_begin + hdr->image_size;
254
Aaron Durbin02e504c2016-07-18 11:53:10 -0500255 if (check_region_overlap(memmap, "FSPM", fspm_begin, fspm_end) !=
256 CB_SUCCESS)
Aaron Durbind04639b2016-07-17 23:23:59 -0500257 return CB_ERR;
Aaron Durbind04639b2016-07-17 23:23:59 -0500258
259 /* Load binary into memory at provided address. */
260 if (rdev_readat(rdev, (void *)fspm_begin, 0, fspm_end - fspm_begin) < 0)
261 return CB_ERR;
262
263 return CB_SUCCESS;
264}
265
266/* Handle the case when FSPM is running XIP. */
267static enum cb_err load_fspm_xip(struct fsp_header *hdr,
268 const struct region_device *rdev)
269{
270 void *base;
271
272 if (fsp_validate_component(hdr, rdev) != CB_SUCCESS)
273 return CB_ERR;
274
275 base = rdev_mmap_full(rdev);
276 if ((uintptr_t)base != hdr->image_base) {
277 printk(BIOS_ERR, "FSPM XIP base does not match: %p vs %p\n",
278 (void *)(uintptr_t)hdr->image_base, base);
279 return CB_ERR;
280 }
281
282 /*
283 * Since the component is XIP it's already in the address space. Thus,
284 * there's no need to rdev_munmap().
285 */
286 return CB_SUCCESS;
287}
288
289enum fsp_status fsp_memory_init(bool s3wake)
Andrey Petrov465fc132016-02-25 14:16:33 -0800290{
291 struct fsp_header hdr;
Aaron Durbind04639b2016-07-17 23:23:59 -0500292 enum cb_err status;
293 struct cbfsf file_desc;
294 struct region_device file_data;
295 const char *name = CONFIG_FSP_M_CBFS;
Aaron Durbin02e504c2016-07-18 11:53:10 -0500296 struct memranges memmap;
297 struct range_entry freeranges[2];
Andrey Petrov465fc132016-02-25 14:16:33 -0800298
Aaron Durbind04639b2016-07-17 23:23:59 -0500299 if (cbfs_boot_locate(&file_desc, name, NULL)) {
300 printk(BIOS_ERR, "Could not locate %s in CBFS\n", name);
Andrey Petrov465fc132016-02-25 14:16:33 -0800301 return FSP_NOT_FOUND;
Aaron Durbind04639b2016-07-17 23:23:59 -0500302 }
303
304 cbfs_file_data(&file_data, &file_desc);
305
Aaron Durbin02e504c2016-07-18 11:53:10 -0500306 /* Build up memory map of romstage address space including CAR. */
307 memranges_init_empty(&memmap, &freeranges[0], ARRAY_SIZE(freeranges));
308 memranges_insert(&memmap, (uintptr_t)_car_region_start,
309 _car_relocatable_data_end - _car_region_start, 0);
310 memranges_insert(&memmap, (uintptr_t)_program, _program_size, 0);
311
Lee Leahy27cd96a2016-07-21 11:16:39 -0700312 if (!IS_ENABLED(CONFIG_FSP_M_XIP))
Aaron Durbin02e504c2016-07-18 11:53:10 -0500313 status = load_fspm_mem(&hdr, &file_data, &memmap);
Aaron Durbind04639b2016-07-17 23:23:59 -0500314 else
315 status = load_fspm_xip(&hdr, &file_data);
316
317 if (status != CB_SUCCESS) {
318 printk(BIOS_ERR, "Loading FSPM failed.\n");
319 return FSP_NOT_FOUND;
320 }
321
322 /* Signal that FSP component has been loaded. */
323 prog_segment_loaded(hdr.image_base, hdr.image_size, SEG_FINAL);
Andrey Petrov465fc132016-02-25 14:16:33 -0800324
Aaron Durbin02e504c2016-07-18 11:53:10 -0500325 return do_fsp_memory_init(&hdr, s3wake, &memmap);
Andrey Petrov465fc132016-02-25 14:16:33 -0800326}