blob: 6bd9445a75c5b76651401e37555e411bd4166f19 [file] [log] [blame]
Kyösti Mälkki595ef3d2015-05-27 12:44:16 +03001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2012 Advanced Micro Devices, Inc.
5 * Copyright (C) 2014 Sage Electronic Engineering, LLC
6 * All Rights Reserved
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Kyösti Mälkki595ef3d2015-05-27 12:44:16 +030016 */
17
18#include <console/console.h>
19#include <device/device.h>
Kyösti Mälkkif7ca6722017-09-10 06:30:54 +030020
Kyösti Mälkki595ef3d2015-05-27 12:44:16 +030021#include <southbridge/amd/agesa/hudson/pci_devs.h>
22#include <southbridge/amd/agesa/hudson/amd_pci_int_defs.h>
23#include <southbridge/amd/common/amd_pci_util.h>
24#include <northbridge/amd/agesa/family16kb/pci_devs.h>
Kyösti Mälkki595ef3d2015-05-27 12:44:16 +030025
26/***********************************************************
27 * These arrays set up the FCH PCI_INTR registers 0xC00/0xC01.
28 * This table is responsible for physically routing the PIC and
29 * IOAPIC IRQs to the different PCI devices on the system. It
30 * is read and written via registers 0xC00/0xC01 as an
31 * Index/Data pair. These values are chipset and mainboard
32 * dependent and should be updated accordingly.
33 *
34 * These values are used by the PCI configuration space,
35 * MP Tables. TODO: Make ACPI use these values too.
36 */
37const u8 mainboard_picr_data[FCH_INT_TABLE_SIZE] = {
38 /* INTA# - INTH# */
39 [0x00] = 0x0A,0x0B,0x0A,0x0B,0x0A,0x0B,0x0A,0x0B,
40 /* Misc-nil,0,1,2, INT from Serial irq */
41 [0x08] = 0xFA,0xF1,0x00,0x00,0x1F,0x1F,0x1F,0x1F,
42 /* SCI, SMBUS0, ASF, HDA, FC, RSVD, PerMon, SD */
43 [0x10] = 0x1F,0x1F,0x1F,0x1F,0x1F,0x1F,0x1F,0x1F,
44 /* IMC INT0 - 5 */
45 [0x20] = 0x1F,0x1F,0x1F,0x1F,0x1F,0x1F,
46 /* USB Devs 18/19/22 INTA-C */
47 [0x30] = 0x0A,0x0B,0x0A,0x0B,0x0A,0x0B,
48 /* SATA */
49 [0x41] = 0x0F,
50};
51
52const u8 mainboard_intr_data[FCH_INT_TABLE_SIZE] = {
53 /* INTA# - INTH# */
54 [0x00] = 0x10,0x11,0x12,0x13,0x14,0x15,0x16,0x17,
55 /* Misc-nil,0,1,2, INT from Serial irq */
56 [0x08] = 0x00,0x00,0x00,0x00,0x1F,0x1F,0x1F,0x1F,
57 /* SCI, SMBUS0, ASF, HDA, FC, GEC, PerMon, SD */
58 [0x10] = 0x09,0x1F,0x1F,0x10,0x1F,0x10,0x1F,0x10,0x1F,
59 /* IMC INT0 - 5 */
60 [0x20] = 0x05,0x1F,0x1F,0x1F,0x1F,0x1F,
61 /* USB Devs 18/19/20/22 INTA-C */
62 [0x30] = 0x12,0x11,0x12,0x11,0x12,0x11,0x12,
63 /* SATA */
64 [0x41] = 0x13
65};
66
67/*
68 * This table defines the index into the picr/intr_data
69 * tables for each device. Any enabled device and slot
70 * that uses hardware interrupts should have an entry
71 * in this table to define its index into the FCH
72 * PCI_INTR register 0xC00/0xC01. This index will define
73 * the interrupt that it should use. Putting PIRQ_A into
74 * the PIN A index for a device will tell that device to
75 * use PIC IRQ 10 if it uses PIN A for its hardware INT.
76 */
77static const struct pirq_struct mainboard_pirq_data[] = {
78 /* {PCI_devfn, {PIN A, PIN B, PIN C, PIN D}}, */
79 {GFX_DEVFN, {PIRQ_A, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* VGA: 01.0 */
80 {ACTL_DEVFN,{PIRQ_NC, PIRQ_B, PIRQ_NC, PIRQ_NC}}, /* Audio: 01.1 */
81 {NB_PCIE_PORT1_DEVFN, {PIRQ_A, PIRQ_B, PIRQ_C, PIRQ_D}}, /* x4 PCIe: 02.1 */
82 {NB_PCIE_PORT2_DEVFN, {PIRQ_B, PIRQ_C, PIRQ_D, PIRQ_A}}, /* mPCIe: 02.2 */
83 {NB_PCIE_PORT3_DEVFN, {PIRQ_C, PIRQ_D, PIRQ_A, PIRQ_B}}, /* NIC: 02.3 */
84 {NB_PCIE_PORT4_DEVFN, {PIRQ_D, PIRQ_A, PIRQ_B, PIRQ_C}}, /* Edge: 02.4 */
85 {NB_PCIE_PORT5_DEVFN, {PIRQ_E, PIRQ_F, PIRQ_G, PIRQ_H}}, /* Edge: 02.5 */
86 {XHCI_DEVFN, {PIRQ_C, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* XHCI: 10.0 */
87 {SATA_DEVFN, {PIRQ_SATA, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* SATA: 11.0 */
88 {OHCI1_DEVFN, {PIRQ_OHCI1, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* OHCI1: 12.0 */
89 {EHCI1_DEVFN, {PIRQ_NC, PIRQ_EHCI1, PIRQ_NC, PIRQ_NC}}, /* EHCI1: 12.2 */
90 {OHCI2_DEVFN, {PIRQ_OHCI2, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* OHCI2: 13.0 */
91 {EHCI2_DEVFN, {PIRQ_NC, PIRQ_EHCI2, PIRQ_NC, PIRQ_NC}}, /* EHCI2: 13.2 */
92 {SMBUS_DEVFN, {PIRQ_SMBUS, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* SMBUS: 14.0 */
93 {HDA_DEVFN, {PIRQ_HDA, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* HDA: 14.2 */
94 {SD_DEVFN, {PIRQ_SD, PIRQ_NC, PIRQ_NC, PIRQ_NC}}, /* SD: 14.7 */
95};
96
97const u8 *picr_data = mainboard_picr_data;
98const u8 *intr_data = mainboard_intr_data;
99
100/* PIRQ Setup */
101static void pirq_setup(void)
102{
103 pirq_data_ptr = mainboard_pirq_data;
104 pirq_data_size = sizeof(mainboard_pirq_data) / sizeof(struct pirq_struct);
105 intr_data_ptr = mainboard_intr_data;
106 picr_data_ptr = mainboard_picr_data;
107}
108
109/**********************************************
110 * enable the dedicated function in mainboard.
111 **********************************************/
Elyes HAOUAS5a0757c2018-05-04 20:05:33 +0200112static void mainboard_enable(struct device *dev)
Kyösti Mälkki595ef3d2015-05-27 12:44:16 +0300113{
114 printk(BIOS_INFO, "Mainboard " CONFIG_MAINBOARD_PART_NUMBER " Enable.\n");
115
Kyösti Mälkki595ef3d2015-05-27 12:44:16 +0300116 /* Initialize the PIRQ data structures for consumption */
117 pirq_setup();
118}
119
120struct chip_operations mainboard_ops = {
121 .enable_dev = mainboard_enable,
122};