Mario Scheithauer | 58bf3e7 | 2018-10-30 09:57:44 +0100 | [diff] [blame] | 1 | chip soc/intel/apollolake |
| 2 | |
| 3 | device cpu_cluster 0 on |
| 4 | device lapic 0 on end |
| 5 | end |
| 6 | |
| 7 | register "sci_irq" = "SCIS_IRQ10" |
| 8 | |
Mario Scheithauer | 58bf3e7 | 2018-10-30 09:57:44 +0100 | [diff] [blame] | 9 | # EMMC TX DATA Delay 1 |
| 10 | # Refer to EDS-Vol2-22.3. |
| 11 | # [14:8] steps of delay for HS400, each 125ps. |
| 12 | # [6:0] steps of delay for SDR104/HS200, each 125ps. |
| 13 | register "emmc_tx_data_cntl1" = "0x0C16" |
| 14 | |
| 15 | # EMMC TX DATA Delay 2 |
| 16 | # Refer to EDS-Vol2-22.3. |
| 17 | # [30:24] steps of delay for SDR50, each 125ps. |
| 18 | # [22:16] steps of delay for DDR50, each 125ps. |
| 19 | # [14:8] steps of delay for SDR25/HS50, each 125ps. |
| 20 | # [6:0] steps of delay for SDR12, each 125ps. |
| 21 | register "emmc_tx_data_cntl2" = "0x28162828" |
| 22 | |
| 23 | # EMMC RX CMD/DATA Delay 1 |
| 24 | # Refer to EDS-Vol2-22.3. |
| 25 | # [30:24] steps of delay for SDR50, each 125ps. |
| 26 | # [22:16] steps of delay for DDR50, each 125ps. |
| 27 | # [14:8] steps of delay for SDR25/HS50, each 125ps. |
| 28 | # [6:0] steps of delay for SDR12, each 125ps. |
| 29 | register "emmc_rx_cmd_data_cntl1" = "0x00181717" |
| 30 | |
| 31 | # EMMC RX CMD/DATA Delay 2 |
| 32 | # Refer to EDS-Vol2-22.3. |
| 33 | # [17:16] stands for Rx Clock before Output Buffer |
| 34 | # [14:8] steps of delay for Auto Tuning Mode, each 125ps. |
| 35 | # [6:0] steps of delay for HS200, each 125ps. |
| 36 | register "emmc_rx_cmd_data_cntl2" = "0x10008" |
| 37 | |
| 38 | # 0:HS400(Default), 1:HS200, 2:DDR50 |
Mario Scheithauer | 1f21a96 | 2019-07-10 13:15:54 +0200 | [diff] [blame] | 39 | register "emmc_host_max_speed" = "1" |
Mario Scheithauer | 58bf3e7 | 2018-10-30 09:57:44 +0100 | [diff] [blame] | 40 | |
Werner Zeh | 45f4494 | 2021-04-27 11:40:17 +0200 | [diff] [blame] | 41 | # I2C0 controller used for RTC |
| 42 | register "common_soc_config" = "{ |
| 43 | .i2c[0] = { |
| 44 | .speed = I2C_SPEED_STANDARD, |
| 45 | .rise_time_ns = 40, |
| 46 | .fall_time_ns = 10, |
Werner Zeh | a67bda3 | 2021-05-31 07:15:36 +0200 | [diff] [blame] | 47 | .data_hold_time_ns = 300, |
| 48 | .speed_config[0] = { |
| 49 | .speed = I2C_SPEED_FAST, |
| 50 | .scl_hcnt = 0x68, |
| 51 | .scl_lcnt = 0xd1, |
| 52 | .sda_hold = 0x28 |
| 53 | }, |
Werner Zeh | 45f4494 | 2021-04-27 11:40:17 +0200 | [diff] [blame] | 54 | }, |
| 55 | }" |
| 56 | |
Mario Scheithauer | 58bf3e7 | 2018-10-30 09:57:44 +0100 | [diff] [blame] | 57 | device domain 0 on |
| 58 | device pci 00.0 on end # - Host Bridge |
| 59 | device pci 00.1 off end # - DPTF |
| 60 | device pci 00.2 off end # - NPK |
| 61 | device pci 02.0 on end # - Gen - Display |
| 62 | device pci 03.0 off end # - Iunit |
| 63 | device pci 0d.0 on end # - P2SB |
| 64 | device pci 0d.1 off end # - PMC |
| 65 | device pci 0d.2 on end # - SPI |
| 66 | device pci 0d.3 off end # - Shared SRAM |
Werner Zeh | a4e5236 | 2019-04-12 09:10:27 +0200 | [diff] [blame] | 67 | device pci 0e.0 on end # - Audio |
Subrata Banik | e9b9373 | 2020-09-17 15:48:54 +0530 | [diff] [blame] | 68 | device pci 0f.0 on end # - CSE |
Mario Scheithauer | 58bf3e7 | 2018-10-30 09:57:44 +0100 | [diff] [blame] | 69 | device pci 11.0 on end # - ISH |
Mario Scheithauer | f023270 | 2022-01-26 11:53:00 +0100 | [diff] [blame] | 70 | device pci 12.0 on # - SATA |
Sean Rhodes | 5777995 | 2022-05-19 15:35:31 +0100 | [diff] [blame^] | 71 | register "SataPortsEnable[0]" = "1" |
| 72 | register "SataPortsEnable[1]" = "1" |
Mario Scheithauer | f023270 | 2022-01-26 11:53:00 +0100 | [diff] [blame] | 73 | register "DisableSataSalpSupport" = "1" |
| 74 | end |
Mario Scheithauer | 92e4ed1 | 2021-01-14 14:54:38 +0100 | [diff] [blame] | 75 | device pci 13.0 on # - RP 2 - PCIe A 0 |
| 76 | register "pcie_rp_clkreq_pin[2]" = "CLKREQ_DISABLED" |
| 77 | register "pcie_rp_hotplug_enable[2]" = "0" |
| 78 | end |
| 79 | device pci 13.1 on # - RP 3 - PCIe A 1 |
| 80 | register "pcie_rp_clkreq_pin[3]" = "CLKREQ_DISABLED" |
| 81 | register "pcie_rp_hotplug_enable[3]" = "0" |
| 82 | end |
| 83 | device pci 13.2 on # - RP 4 - PCIe-A 2 |
| 84 | register "pcie_rp_clkreq_pin[4]" = "CLKREQ_DISABLED" |
| 85 | register "pcie_rp_hotplug_enable[4]" = "0" |
| 86 | end |
| 87 | device pci 13.3 on # - RP 5 - PCIe-A 3 |
| 88 | register "pcie_rp_clkreq_pin[5]" = "CLKREQ_DISABLED" |
| 89 | register "pcie_rp_hotplug_enable[5]" = "0" |
| 90 | end |
| 91 | device pci 14.0 on # - RP 0 - PCIe-B 0 |
| 92 | register "pcie_rp_clkreq_pin[0]" = "CLKREQ_DISABLED" |
| 93 | register "pcie_rp_hotplug_enable[0]" = "0" |
| 94 | end |
| 95 | device pci 14.1 on # - RP 1 - PCIe-B 1 |
| 96 | register "pcie_rp_clkreq_pin[1]" = "CLKREQ_DISABLED" |
| 97 | register "pcie_rp_hotplug_enable[1]" = "0" |
| 98 | end |
Mario Scheithauer | 58bf3e7 | 2018-10-30 09:57:44 +0100 | [diff] [blame] | 99 | device pci 15.0 on end # - XHCI |
| 100 | device pci 15.1 off end # - XDCI |
| 101 | device pci 16.0 on # - I2C 0 |
| 102 | # Enable external RTC chip |
| 103 | chip drivers/i2c/rx6110sa |
| 104 | register "pmon_sampling" = "PMON_SAMPL_256_MS" |
| 105 | register "bks_on" = "0" |
| 106 | register "bks_off" = "1" |
| 107 | register "iocut_en" = "1" |
| 108 | register "set_user_date" = "1" |
| 109 | register "user_year" = "04" |
| 110 | register "user_month" = "07" |
| 111 | register "user_day" = "01" |
| 112 | register "user_weekday" = "4" |
| 113 | device i2c 0x32 on end # RTC RX6110 SA |
| 114 | end |
| 115 | end |
| 116 | device pci 16.1 off end # - I2C 1 |
| 117 | device pci 16.2 off end # - I2C 2 |
| 118 | device pci 16.3 off end # - I2C 3 |
| 119 | device pci 17.0 off end # - I2C 4 |
| 120 | device pci 17.1 off end # - I2C 5 |
| 121 | device pci 17.2 off end # - I2C 6 |
Mario Scheithauer | c776609 | 2018-11-06 12:35:26 +0100 | [diff] [blame] | 122 | device pci 17.3 off end # - I2C 7 |
Mario Scheithauer | 58bf3e7 | 2018-10-30 09:57:44 +0100 | [diff] [blame] | 123 | device pci 18.0 on end # - UART 0 |
| 124 | device pci 18.1 on end # - UART 1 |
| 125 | device pci 18.2 on end # - UART 2 |
| 126 | device pci 18.3 on end # - UART 3 |
| 127 | device pci 19.0 off end # - SPI 0 |
| 128 | device pci 19.1 off end # - SPI 1 |
| 129 | device pci 19.2 off end # - SPI 2 |
| 130 | device pci 1a.0 off end # - PWM |
| 131 | device pci 1b.0 off end # - SDCARD |
| 132 | device pci 1c.0 on end # - eMMC |
| 133 | device pci 1d.0 off end # - UFS |
| 134 | device pci 1e.0 off end # - SDIO |
| 135 | device pci 1f.0 on end # - LPC |
| 136 | device pci 1f.1 on end # - SMBUS |
| 137 | end |
| 138 | end |