blob: 7afabf828d36b2b8a603693ac3520010ca24c54f [file] [log] [blame]
Jason Gleneskf934fae2021-07-20 02:19:58 -07001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <acpi/acpi_ivrs.h>
4#include <amdblocks/acpi.h>
5#include <amdblocks/cpu.h>
6#include <amdblocks/data_fabric.h>
7#include <amdblocks/ioapic.h>
Felix Held96fa6a22022-12-06 01:25:13 +01008#include <arch/ioapic.h>
Jason Gleneskf934fae2021-07-20 02:19:58 -07009#include <console/console.h>
10#include <cpu/amd/cpuid.h>
Jason Gleneskf934fae2021-07-20 02:19:58 -070011#include <device/device.h>
Elyes Haouas8823ba12022-12-05 08:48:50 +010012#include <device/mmio.h>
Jason Gleneskf934fae2021-07-20 02:19:58 -070013#include <device/pci_def.h>
14#include <device/pci_ops.h>
15#include <soc/acpi.h>
16#include <soc/data_fabric.h>
Felix Held96fa6a22022-12-06 01:25:13 +010017#include <soc/iomap.h>
Jason Gleneskf934fae2021-07-20 02:19:58 -070018#include <soc/pci_devs.h>
Jason Gleneskf934fae2021-07-20 02:19:58 -070019
Arthur Heymansf9ee87f2023-06-07 15:29:02 +020020static unsigned long acpi_fill_ivrs_ioapic(unsigned long current, void *ioapic_base,
Naresh Solanki4ef89f72023-05-25 17:37:50 +020021 uint16_t src_devid, uint8_t dte_setting)
Jason Gleneskf934fae2021-07-20 02:19:58 -070022{
23 ivrs_ivhd_special_t *ivhd_ioapic = (ivrs_ivhd_special_t *)current;
24 memset(ivhd_ioapic, 0, sizeof(*ivhd_ioapic));
25
26 ivhd_ioapic->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
Naresh Solanki4ef89f72023-05-25 17:37:50 +020027 ivhd_ioapic->dte_setting = dte_setting;
28 ivhd_ioapic->handle = get_ioapic_id(ioapic_base);
29 ivhd_ioapic->source_dev_id = src_devid;
Jason Gleneskf934fae2021-07-20 02:19:58 -070030 ivhd_ioapic->variety = IVHD_SPECIAL_DEV_IOAPIC;
31 current += sizeof(ivrs_ivhd_special_t);
32
33 return current;
34}
35
Naresh Solanki4ef89f72023-05-25 17:37:50 +020036static unsigned long ivhd_describe_hpet(unsigned long current, uint8_t hndl, uint16_t src_devid)
Jason Gleneskf934fae2021-07-20 02:19:58 -070037{
38 ivrs_ivhd_special_t *ivhd_hpet = (ivrs_ivhd_special_t *)current;
39
40 ivhd_hpet->type = IVHD_DEV_8_BYTE_EXT_SPECIAL_DEV;
41 ivhd_hpet->reserved = 0x0000;
42 ivhd_hpet->dte_setting = 0x00;
Naresh Solanki4ef89f72023-05-25 17:37:50 +020043 ivhd_hpet->handle = hndl;
44 ivhd_hpet->source_dev_id = src_devid; /* function 0 of FCH PCI device */
Jason Gleneskf934fae2021-07-20 02:19:58 -070045 ivhd_hpet->variety = IVHD_SPECIAL_DEV_HPET;
46 current += sizeof(ivrs_ivhd_special_t);
47
48 return current;
49}
50
Felix Held534cce32023-06-22 23:09:23 +020051static unsigned long ivhd_describe_f0_device(unsigned long current, uint16_t dev_id,
52 const char acpi_hid[8], uint8_t datasetting)
Jason Gleneskf934fae2021-07-20 02:19:58 -070053{
Elyes Haouas68fc51f2022-07-16 09:48:27 +020054 ivrs_ivhd_f0_entry_t *ivhd_f0 = (ivrs_ivhd_f0_entry_t *)current;
Felix Held63a4e6bd2023-06-22 23:04:19 +020055 memset(ivhd_f0, 0, sizeof(*ivhd_f0));
Jason Gleneskf934fae2021-07-20 02:19:58 -070056
57 ivhd_f0->type = IVHD_DEV_VARIABLE;
58 ivhd_f0->dev_id = dev_id;
59 ivhd_f0->dte_setting = datasetting;
Felix Held534cce32023-06-22 23:09:23 +020060
61 memcpy(ivhd_f0->hardware_id, acpi_hid, sizeof(ivhd_f0->hardware_id));
Jason Gleneskf934fae2021-07-20 02:19:58 -070062
Jason Gleneskf934fae2021-07-20 02:19:58 -070063 current += sizeof(ivrs_ivhd_f0_entry_t);
64 return current;
65}
66
67static unsigned long ivhd_dev_range(unsigned long current, uint16_t start_devid,
68 uint16_t end_devid, uint8_t setting)
69{
70 /* 4-byte IVHD structures must be aligned to the 4-byte boundary. */
71 current = ALIGN_UP(current, 4);
72 ivrs_ivhd_generic_t *ivhd_range = (ivrs_ivhd_generic_t *)current;
73
74 /* Create the start range IVHD entry */
75 ivhd_range->type = IVHD_DEV_4_BYTE_START_RANGE;
76 ivhd_range->dev_id = start_devid;
77 ivhd_range->dte_setting = setting;
78 current += sizeof(ivrs_ivhd_generic_t);
79
80 /* Create the end range IVHD entry */
81 ivhd_range = (ivrs_ivhd_generic_t *)current;
82 ivhd_range->type = IVHD_DEV_4_BYTE_END_RANGE;
83 ivhd_range->dev_id = end_devid;
84 ivhd_range->dte_setting = setting;
85 current += sizeof(ivrs_ivhd_generic_t);
86
87 return current;
88}
89
90static unsigned long add_ivhd_dev_entry(struct device *parent, struct device *dev,
91 unsigned long *current, uint8_t type, uint8_t data)
92{
93 if (type == IVHD_DEV_4_BYTE_SELECT) {
94 /* 4-byte IVHD structures must be aligned to the 4-byte boundary. */
95 *current = ALIGN_UP(*current, 4);
96 ivrs_ivhd_generic_t *ivhd_entry = (ivrs_ivhd_generic_t *)*current;
97
98 ivhd_entry->type = type;
99 ivhd_entry->dev_id = dev->path.pci.devfn | (dev->bus->secondary << 8);
100 ivhd_entry->dte_setting = data;
101 *current += sizeof(ivrs_ivhd_generic_t);
102 } else if (type == IVHD_DEV_8_BYTE_ALIAS_SELECT) {
103 ivrs_ivhd_alias_t *ivhd_entry = (ivrs_ivhd_alias_t *)*current;
104
105 ivhd_entry->type = type;
106 ivhd_entry->dev_id = dev->path.pci.devfn | (dev->bus->secondary << 8);
107 ivhd_entry->dte_setting = data;
108 ivhd_entry->reserved1 = 0;
109 ivhd_entry->reserved2 = 0;
110 ivhd_entry->source_dev_id = parent->path.pci.devfn |
111 (parent->bus->secondary << 8);
112 *current += sizeof(ivrs_ivhd_alias_t);
113 }
114
115 return *current;
116}
117
118static void ivrs_add_device_or_bridge(struct device *parent, struct device *dev,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200119 unsigned long *current)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700120{
121 unsigned int header_type, is_pcie;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700122
123 header_type = dev->hdr_type & 0x7f;
124 is_pcie = pci_find_capability(dev, PCI_CAP_ID_PCIE);
125
126 if (((header_type == PCI_HEADER_TYPE_NORMAL) ||
127 (header_type == PCI_HEADER_TYPE_BRIDGE)) && is_pcie) {
128 /* Device or Bridge is PCIe */
Jason Gleneskf934fae2021-07-20 02:19:58 -0700129 add_ivhd_dev_entry(parent, dev, current, IVHD_DEV_4_BYTE_SELECT, 0x0);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700130 } else if ((header_type == PCI_HEADER_TYPE_NORMAL) && !is_pcie) {
131 /* Device is legacy PCI or PCI-X */
Jason Gleneskf934fae2021-07-20 02:19:58 -0700132 add_ivhd_dev_entry(parent, dev, current, IVHD_DEV_8_BYTE_ALIAS_SELECT, 0x0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200133
Jason Gleneskf934fae2021-07-20 02:19:58 -0700134 }
135}
136
137static void add_ivhd_device_entries(struct device *parent, struct device *dev,
138 unsigned int depth, int linknum, int8_t *root_level,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200139 unsigned long *current, uint16_t nb_bus)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700140{
141 struct device *sibling;
142 struct bus *link;
143
144 if (!root_level)
145 return;
146
147 if (dev->path.type == DEVICE_PATH_PCI) {
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200148 if ((dev->bus->secondary == nb_bus) &&
Jason Gleneskf934fae2021-07-20 02:19:58 -0700149 (dev->path.pci.devfn == 0x0))
150 *root_level = depth;
151
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200152 if ((*root_level != -1) && (dev->enabled))
Jason Gleneskf934fae2021-07-20 02:19:58 -0700153 if (depth != *root_level)
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200154 ivrs_add_device_or_bridge(parent, dev, current);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700155 }
156
157 for (link = dev->link_list; link; link = link->next)
158 for (sibling = link->children; sibling; sibling =
159 sibling->sibling)
160 add_ivhd_device_entries(dev, sibling, depth + 1, depth, root_level,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200161 current, nb_bus);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700162}
163
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200164static unsigned long acpi_ivhd_misc(unsigned long current, struct device *dev)
165{
166 u8 dte_setting = IVHD_DTE_LINT_1_PASS | IVHD_DTE_LINT_0_PASS |
167 IVHD_DTE_SYS_MGT_NO_TRANS | IVHD_DTE_NMI_PASS |
168 IVHD_DTE_EXT_INT_PASS | IVHD_DTE_INIT_PASS;
169 int8_t root_level = -1;
170 struct resource *res;
171
172 /*
173 * Add all possible PCI devices in the domain that can generate transactions
174 * processed by IOMMU. Start with device <bus>:01.0
175 */
176 current = ivhd_dev_range(current, PCI_DEVFN(0, 3) | (dev->link_list->secondary << 8),
177 0xff | (dev->link_list->subordinate << 8), 0);
178
179 add_ivhd_device_entries(NULL, dev, 0, -1, &root_level,
180 &current, dev->link_list->secondary);
181
182 res = probe_resource(dev, IOMMU_IOAPIC_IDX);
183 if (res) {
184 /* Describe IOAPIC associated with the IOMMU */
Arthur Heymansf9ee87f2023-06-07 15:29:02 +0200185 current = acpi_fill_ivrs_ioapic(current, (u8 *)(uintptr_t)res->base,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200186 PCI_DEVFN(0, 1) | (dev->link_list->secondary << 8), 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200187 }
188
189 /* If the domain has secondary bus as zero then associate HPET & FCH IOAPIC */
190 if (dev->link_list->secondary == 0) {
191 /* Describe HPET */
192 current = ivhd_describe_hpet(current, 0x00, SMBUS_DEVFN);
193 /* Describe FCH IOAPICs */
Arthur Heymansf9ee87f2023-06-07 15:29:02 +0200194 current = acpi_fill_ivrs_ioapic(current, VIO_APIC_VADDR,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200195 SMBUS_DEVFN, dte_setting);
196 }
197
198 return current;
199}
200
201static unsigned long acpi_fill_ivrs40(unsigned long current, acpi_ivrs_ivhd_t *ivhd,
202 struct device *nb_dev, struct device *iommu_dev)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700203{
204 acpi_ivrs_ivhd40_t *ivhd_40;
205 unsigned long current_backup;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700206
207 memset((void *)current, 0, sizeof(acpi_ivrs_ivhd40_t));
208 ivhd_40 = (acpi_ivrs_ivhd40_t *)current;
209
210 /* Enable EFR */
211 ivhd_40->type = IVHD_BLOCK_TYPE_FULL__ACPI_HID;
212 /* For type 40h bits 6 and 7 are reserved */
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200213 ivhd_40->flags = ivhd->flags & 0x3f;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700214 ivhd_40->length = sizeof(struct acpi_ivrs_ivhd_40);
215 /* BDF <bus>:00.2 */
216 ivhd_40->device_id = 0x02 | (nb_dev->bus->secondary << 8);
217 ivhd_40->capability_offset = pci_find_capability(iommu_dev, IOMMU_CAP_ID);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200218 ivhd_40->iommu_base_low = ivhd->iommu_base_low;
219 ivhd_40->iommu_base_high = ivhd->iommu_base_high;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700220 ivhd_40->pci_segment_group = 0x0000;
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200221 ivhd_40->iommu_info = ivhd->iommu_info;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700222 /* For type 40h bits 31:28 and 12:0 are reserved */
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200223 ivhd_40->iommu_attributes = ivhd->iommu_feature_info & 0xfffe000;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700224
225 if (pci_read_config32(iommu_dev, ivhd_40->capability_offset) & EFR_FEATURE_SUP) {
Arthur Heymans4c684872022-04-19 21:44:22 +0200226 ivhd_40->efr_reg_image_low = read32p(ivhd_40->iommu_base_low + 0x30);
227 ivhd_40->efr_reg_image_high = read32p(ivhd_40->iommu_base_low + 0x34);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700228 }
229
230 current += sizeof(acpi_ivrs_ivhd40_t);
231
232 /* Now repeat all the device entries from type 10h */
233 current_backup = current;
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200234 current = acpi_ivhd_misc(current, nb_dev->bus->dev);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700235
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200236 if (nb_dev->bus->secondary == 0) {
237 /* Describe EMMC */
Felix Held47ed2712023-06-20 19:17:43 +0200238 if (CONFIG(SOC_AMD_COMMON_BLOCK_EMMC)) {
239 /* PCI_DEVFN(0x13, 1) doesn't exist in the hardware, but it's what the
240 * reference code uses. Maybe to have a unique PCI device to put into
241 * the field that doesn't collide with any existing device? */
242 current = ivhd_describe_f0_device(current, PCI_DEVFN(0x13, 1),
Felix Held534cce32023-06-22 23:09:23 +0200243 "AMDI0040",
Felix Held47ed2712023-06-20 19:17:43 +0200244 IVHD_DTE_LINT_1_PASS | IVHD_DTE_LINT_0_PASS |
245 IVHD_DTE_SYS_MGT_TRANS | IVHD_DTE_NMI_PASS |
246 IVHD_DTE_EXT_INT_PASS | IVHD_DTE_INIT_PASS);
247 }
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200248 }
Jason Gleneskf934fae2021-07-20 02:19:58 -0700249 ivhd_40->length += (current - current_backup);
250
251 return current;
252}
253
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200254static unsigned long acpi_fill_ivrs11(unsigned long current, acpi_ivrs_ivhd_t *ivhd,
255 struct device *nb_dev, struct device *iommu_dev)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700256{
257 acpi_ivrs_ivhd11_t *ivhd_11;
258 ivhd11_iommu_attr_t *ivhd11_attr_ptr;
259 unsigned long current_backup;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700260
261 /*
262 * In order to utilize all features, firmware should expose type 11h
263 * IVHD which supersedes the type 10h.
264 */
265 memset((void *)current, 0, sizeof(acpi_ivrs_ivhd11_t));
266 ivhd_11 = (acpi_ivrs_ivhd11_t *)current;
267
268 /* Enable EFR */
269 ivhd_11->type = IVHD_BLOCK_TYPE_FULL__FIXED;
270 /* For type 11h bits 6 and 7 are reserved */
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200271 ivhd_11->flags = ivhd->flags & 0x3f;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700272 ivhd_11->length = sizeof(struct acpi_ivrs_ivhd_11);
273 /* BDF <bus>:00.2 */
274 ivhd_11->device_id = 0x02 | (nb_dev->bus->secondary << 8);
275 ivhd_11->capability_offset = pci_find_capability(iommu_dev, IOMMU_CAP_ID);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200276 ivhd_11->iommu_base_low = ivhd->iommu_base_low;
277 ivhd_11->iommu_base_high = ivhd->iommu_base_high;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700278 ivhd_11->pci_segment_group = 0x0000;
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200279 ivhd_11->iommu_info = ivhd->iommu_info;
280 ivhd11_attr_ptr = (ivhd11_iommu_attr_t *)&ivhd->iommu_feature_info;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700281 ivhd_11->iommu_attributes.perf_counters = ivhd11_attr_ptr->perf_counters;
282 ivhd_11->iommu_attributes.perf_counter_banks = ivhd11_attr_ptr->perf_counter_banks;
283 ivhd_11->iommu_attributes.msi_num_ppr = ivhd11_attr_ptr->msi_num_ppr;
284
285 if (pci_read_config32(iommu_dev, ivhd_11->capability_offset) & EFR_FEATURE_SUP) {
Arthur Heymans4c684872022-04-19 21:44:22 +0200286 ivhd_11->efr_reg_image_low = read32p(ivhd_11->iommu_base_low + 0x30);
287 ivhd_11->efr_reg_image_high = read32p(ivhd_11->iommu_base_low + 0x34);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700288 }
289
290 current += sizeof(acpi_ivrs_ivhd11_t);
291
292 /* Now repeat all the device entries from type 10h */
293 current_backup = current;
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200294 current = acpi_ivhd_misc(current, nb_dev->bus->dev);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700295 ivhd_11->length += (current - current_backup);
296
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200297 return acpi_fill_ivrs40(current, ivhd, nb_dev, iommu_dev);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700298}
299
300unsigned long acpi_fill_ivrs(acpi_ivrs_t *ivrs, unsigned long current)
301{
302 unsigned long current_backup;
303 uint64_t mmio_x30_value;
304 uint64_t mmio_x18_value;
305 uint64_t mmio_x4000_value;
306 uint32_t cap_offset_0;
307 uint32_t cap_offset_10;
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200308 struct acpi_ivrs_ivhd *ivhd;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700309 struct device *iommu_dev;
310 struct device *nb_dev;
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200311 struct device *dev = NULL;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700312
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200313 ivhd = &ivrs->ivhd;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700314
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200315 while ((dev = dev_find_path(dev, DEVICE_PATH_DOMAIN)) != NULL) {
Jason Gleneskf934fae2021-07-20 02:19:58 -0700316
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200317 nb_dev = pcidev_path_behind(dev->link_list, PCI_DEVFN(0, 0));
318 iommu_dev = pcidev_path_behind(dev->link_list, PCI_DEVFN(0, 2));
319 if (!nb_dev) {
320 printk(BIOS_WARNING, "%s: Northbridge device not present!\n", __func__);
321 printk(BIOS_WARNING, "%s: IVRS table not generated...\n", __func__);
322 return (unsigned long)ivrs;
323 }
Jason Gleneskf934fae2021-07-20 02:19:58 -0700324
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200325 if (!iommu_dev) {
326 printk(BIOS_WARNING, "%s: IOMMU device not found\n", __func__);
327 return (unsigned long)ivrs;
328 }
Jason Gleneskf934fae2021-07-20 02:19:58 -0700329
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200330 ivhd->type = IVHD_BLOCK_TYPE_LEGACY__FIXED;
331 ivhd->length = sizeof(struct acpi_ivrs_ivhd);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700332
333 /* BDF <bus>:00.2 */
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200334 ivhd->device_id = 0x02 | (nb_dev->bus->secondary << 8);
335 ivhd->capability_offset = pci_find_capability(iommu_dev, IOMMU_CAP_ID);
336 ivhd->iommu_base_low = pci_read_config32(iommu_dev, 0x44) & 0xffffc000;
337 ivhd->iommu_base_high = pci_read_config32(iommu_dev, 0x48);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700338
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200339 cap_offset_0 = pci_read_config32(iommu_dev, ivhd->capability_offset);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700340 cap_offset_10 = pci_read_config32(iommu_dev,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200341 ivhd->capability_offset + 0x10);
342 mmio_x18_value = read64p(ivhd->iommu_base_low + 0x18);
343 mmio_x30_value = read64p(ivhd->iommu_base_low + 0x30);
344 mmio_x4000_value = read64p(ivhd->iommu_base_low + 0x4000);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700345
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200346 ivhd->flags |= ((mmio_x30_value & MMIO_EXT_FEATURE_PPR_SUP) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700347 IVHD_FLAG_PPE_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200348 ivhd->flags |= ((mmio_x30_value & MMIO_EXT_FEATURE_PRE_F_SUP) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700349 IVHD_FLAG_PREF_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200350 ivhd->flags |= ((mmio_x18_value & MMIO_CTRL_COHERENT) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700351 IVHD_FLAG_COHERENT : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200352 ivhd->flags |= ((cap_offset_0 & CAP_OFFSET_0_IOTLB_SP) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700353 IVHD_FLAG_IOTLB_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200354 ivhd->flags |= ((mmio_x18_value & MMIO_CTRL_ISOC) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700355 IVHD_FLAG_ISOC : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200356 ivhd->flags |= ((mmio_x18_value & MMIO_CTRL_RES_PASS_PW) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700357 IVHD_FLAG_RES_PASS_PW : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200358 ivhd->flags |= ((mmio_x18_value & MMIO_CTRL_PASS_PW) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700359 IVHD_FLAG_PASS_PW : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200360 ivhd->flags |= ((mmio_x18_value & MMIO_CTRL_HT_TUN_EN) ?
Jason Gleneskf934fae2021-07-20 02:19:58 -0700361 IVHD_FLAG_HT_TUN_EN : 0);
362
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200363 ivhd->pci_segment_group = 0x0000;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700364
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200365 ivhd->iommu_info = pci_read_config16(iommu_dev,
366 ivhd->capability_offset + 0x10) & 0x1F;
367 ivhd->iommu_info |= (pci_read_config16(iommu_dev,
368 ivhd->capability_offset + 0xC) & 0x1F) << IOMMU_INFO_UNIT_ID_SHIFT;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700369
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200370 ivhd->iommu_feature_info = 0;
371 ivhd->iommu_feature_info |= (mmio_x30_value & MMIO_EXT_FEATURE_HATS_MASK)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700372 << (IOMMU_FEATURE_HATS_SHIFT - MMIO_EXT_FEATURE_HATS_SHIFT);
373
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200374 ivhd->iommu_feature_info |= (mmio_x30_value & MMIO_EXT_FEATURE_GATS_MASK)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700375 << (IOMMU_FEATURE_GATS_SHIFT - MMIO_EXT_FEATURE_GATS_SHIFT);
376
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200377 ivhd->iommu_feature_info |= (cap_offset_10 & CAP_OFFSET_10_MSI_NUM_PPR)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700378 >> (CAP_OFFSET_10_MSI_NUM_PPR_SHIFT
379 - IOMMU_FEATURE_MSI_NUM_PPR_SHIFT);
380
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200381 ivhd->iommu_feature_info |= (mmio_x4000_value &
Jason Gleneskf934fae2021-07-20 02:19:58 -0700382 MMIO_CNT_CFG_N_COUNTER_BANKS)
383 << (IOMMU_FEATURE_PN_BANKS_SHIFT - MMIO_CNT_CFG_N_CNT_BANKS_SHIFT);
384
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200385 ivhd->iommu_feature_info |= (mmio_x4000_value & MMIO_CNT_CFG_N_COUNTER)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700386 << (IOMMU_FEATURE_PN_COUNTERS_SHIFT - MMIO_CNT_CFG_N_COUNTER_SHIFT);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200387 ivhd->iommu_feature_info |= (mmio_x30_value &
Jason Gleneskf934fae2021-07-20 02:19:58 -0700388 MMIO_EXT_FEATURE_PAS_MAX_MASK)
389 >> (MMIO_EXT_FEATURE_PAS_MAX_SHIFT - IOMMU_FEATURE_PA_SMAX_SHIFT);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200390 ivhd->iommu_feature_info |= ((mmio_x30_value & MMIO_EXT_FEATURE_HE_SUP)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700391 ? IOMMU_FEATURE_HE_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200392 ivhd->iommu_feature_info |= ((mmio_x30_value & MMIO_EXT_FEATURE_GA_SUP)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700393 ? IOMMU_FEATURE_GA_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200394 ivhd->iommu_feature_info |= ((mmio_x30_value & MMIO_EXT_FEATURE_IA_SUP)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700395 ? IOMMU_FEATURE_IA_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200396 ivhd->iommu_feature_info |= (mmio_x30_value &
Jason Gleneskf934fae2021-07-20 02:19:58 -0700397 MMIO_EXT_FEATURE_GLX_SUP_MASK)
398 >> (MMIO_EXT_FEATURE_GLX_SHIFT - IOMMU_FEATURE_GLX_SHIFT);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200399 ivhd->iommu_feature_info |= ((mmio_x30_value & MMIO_EXT_FEATURE_GT_SUP)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700400 ? IOMMU_FEATURE_GT_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200401 ivhd->iommu_feature_info |= ((mmio_x30_value & MMIO_EXT_FEATURE_NX_SUP)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700402 ? IOMMU_FEATURE_NX_SUP : 0);
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200403 ivhd->iommu_feature_info |= ((mmio_x30_value & MMIO_EXT_FEATURE_XT_SUP)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700404 ? IOMMU_FEATURE_XT_SUP : 0);
405
406 /* Enable EFR if supported */
407 ivrs->iv_info = pci_read_config32(iommu_dev,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200408 ivhd->capability_offset + 0x10) & 0x007fffe0;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700409 if (pci_read_config32(iommu_dev,
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200410 ivhd->capability_offset) & EFR_FEATURE_SUP)
Jason Gleneskf934fae2021-07-20 02:19:58 -0700411 ivrs->iv_info |= IVINFO_EFR_SUPPORTED;
412
Jason Gleneskf934fae2021-07-20 02:19:58 -0700413
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200414 current_backup = current;
415 current = acpi_ivhd_misc(current, dev);
416 ivhd->length += (current - current_backup);
417
418 /* If EFR is not supported, IVHD type 11h is reserved */
419 if (!(ivrs->iv_info & IVINFO_EFR_SUPPORTED))
420 return current;
421
422 current = acpi_fill_ivrs11(current, ivhd, nb_dev, iommu_dev);
423
424 ivhd = (struct acpi_ivrs_ivhd *)current;
425 current += sizeof(struct acpi_ivrs_ivhd);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700426 }
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200427 current -= sizeof(struct acpi_ivrs_ivhd);
Jason Gleneskf934fae2021-07-20 02:19:58 -0700428
Naresh Solanki4ef89f72023-05-25 17:37:50 +0200429 return current;
Jason Gleneskf934fae2021-07-20 02:19:58 -0700430}