blob: 867a9a95d1b4967dec32576eaa05dbd22f59fb6d [file] [log] [blame]
Duncan Lauriec88c54c2014-04-30 16:36:13 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
20#include <arch/io.h>
21#include <console/console.h>
22#include <device/pci.h>
23#include <device/pci_ids.h>
24#include <stdlib.h>
25#include <string.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070026#include <soc/pci_devs.h>
27#include <soc/me.h>
Duncan Lauriea7d8ea82014-08-26 13:49:24 -070028#include <delay.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070029
Duncan Laurie0b92a5e2014-10-03 15:34:09 -070030static inline void me_read_dword_ptr(void *ptr, int offset)
31{
32 u32 dword = pci_read_config32(PCH_DEV_ME, offset);
33 memcpy(ptr, &dword, sizeof(dword));
34}
35
Duncan Laurie61680272014-05-05 12:42:35 -050036#if (CONFIG_DEFAULT_CONSOLE_LOGLEVEL >= BIOS_DEBUG)
37
Duncan Lauriec88c54c2014-04-30 16:36:13 -070038/* HFS1[3:0] Current Working State Values */
39static const char *me_cws_values[] = {
40 [ME_HFS_CWS_RESET] = "Reset",
41 [ME_HFS_CWS_INIT] = "Initializing",
42 [ME_HFS_CWS_REC] = "Recovery",
43 [3] = "Unknown (3)",
44 [4] = "Unknown (4)",
45 [ME_HFS_CWS_NORMAL] = "Normal",
46 [ME_HFS_CWS_WAIT] = "Platform Disable Wait",
47 [ME_HFS_CWS_TRANS] = "OP State Transition",
48 [ME_HFS_CWS_INVALID] = "Invalid CPU Plugged In",
49 [9] = "Unknown (9)",
50 [10] = "Unknown (10)",
51 [11] = "Unknown (11)",
52 [12] = "Unknown (12)",
53 [13] = "Unknown (13)",
54 [14] = "Unknown (14)",
55 [15] = "Unknown (15)",
56};
57
58/* HFS1[8:6] Current Operation State Values */
59static const char *me_opstate_values[] = {
60 [ME_HFS_STATE_PREBOOT] = "Preboot",
61 [ME_HFS_STATE_M0_UMA] = "M0 with UMA",
62 [ME_HFS_STATE_M3] = "M3 without UMA",
63 [ME_HFS_STATE_M0] = "M0 without UMA",
64 [ME_HFS_STATE_BRINGUP] = "Bring up",
65 [ME_HFS_STATE_ERROR] = "M0 without UMA but with error"
66};
67
68/* HFS[19:16] Current Operation Mode Values */
69static const char *me_opmode_values[] = {
70 [ME_HFS_MODE_NORMAL] = "Normal",
71 [ME_HFS_MODE_DEBUG] = "Debug",
72 [ME_HFS_MODE_DIS] = "Soft Temporary Disable",
73 [ME_HFS_MODE_OVER_JMPR] = "Security Override via Jumper",
74 [ME_HFS_MODE_OVER_MEI] = "Security Override via MEI Message"
75};
76
77/* HFS[15:12] Error Code Values */
78static const char *me_error_values[] = {
79 [ME_HFS_ERROR_NONE] = "No Error",
80 [ME_HFS_ERROR_UNCAT] = "Uncategorized Failure",
81 [ME_HFS_ERROR_IMAGE] = "Image Failure",
82 [ME_HFS_ERROR_DEBUG] = "Debug Failure"
83};
84
85/* HFS2[31:28] ME Progress Code */
86static const char *me_progress_values[] = {
87 [ME_HFS2_PHASE_ROM] = "ROM Phase",
88 [ME_HFS2_PHASE_BUP] = "BUP Phase",
89 [ME_HFS2_PHASE_UKERNEL] = "uKernel Phase",
90 [ME_HFS2_PHASE_POLICY] = "Policy Module",
91 [ME_HFS2_PHASE_MODULE_LOAD] = "Module Loading",
92 [ME_HFS2_PHASE_UNKNOWN] = "Unknown",
93 [ME_HFS2_PHASE_HOST_COMM] = "Host Communication"
94};
95
96/* HFS2[27:24] Power Management Event */
97static const char *me_pmevent_values[] = {
98 [ME_HFS2_PMEVENT_CLEAN_MOFF_MX_WAKE] =
99 "Clean Moff->Mx wake",
100 [ME_HFS2_PMEVENT_MOFF_MX_WAKE_ERROR] =
101 "Moff->Mx wake after an error",
102 [ME_HFS2_PMEVENT_CLEAN_GLOBAL_RESET] =
103 "Clean global reset",
104 [ME_HFS2_PMEVENT_CLEAN_GLOBAL_RESET_ERROR] =
105 "Global reset after an error",
106 [ME_HFS2_PMEVENT_CLEAN_ME_RESET] =
107 "Clean Intel ME reset",
108 [ME_HFS2_PMEVENT_ME_RESET_EXCEPTION] =
109 "Intel ME reset due to exception",
110 [ME_HFS2_PMEVENT_PSEUDO_ME_RESET] =
111 "Pseudo-global reset",
112 [ME_HFS2_PMEVENT_S0MO_SXM3] =
113 "S0/M0->Sx/M3",
114 [ME_HFS2_PMEVENT_SXM3_S0M0] =
115 "Sx/M3->S0/M0",
116 [ME_HFS2_PMEVENT_NON_PWR_CYCLE_RESET] =
117 "Non-power cycle reset",
118 [ME_HFS2_PMEVENT_PWR_CYCLE_RESET_M3] =
119 "Power cycle reset through M3",
120 [ME_HFS2_PMEVENT_PWR_CYCLE_RESET_MOFF] =
121 "Power cycle reset through Moff",
122 [ME_HFS2_PMEVENT_SXMX_SXMOFF] =
123 "Sx/Mx->Sx/Moff"
124};
125
126/* Progress Code 0 states */
127static const char *me_progress_rom_values[] = {
128 [ME_HFS2_STATE_ROM_BEGIN] = "BEGIN",
129 [ME_HFS2_STATE_ROM_DISABLE] = "DISABLE"
130};
131
132/* Progress Code 1 states */
133static const char *me_progress_bup_values[] = {
134 [ME_HFS2_STATE_BUP_INIT] =
135 "Initialization starts",
136 [ME_HFS2_STATE_BUP_DIS_HOST_WAKE] =
137 "Disable the host wake event",
138 [ME_HFS2_STATE_BUP_FLOW_DET] =
139 "Flow determination start process",
140 [ME_HFS2_STATE_BUP_VSCC_ERR] =
141 "Error reading/matching the VSCC table in the descriptor",
142 [ME_HFS2_STATE_BUP_CHECK_STRAP] =
143 "Check to see if straps say ME DISABLED",
144 [ME_HFS2_STATE_BUP_PWR_OK_TIMEOUT] =
145 "Timeout waiting for PWROK",
146 [ME_HFS2_STATE_BUP_MANUF_OVRD_STRAP] =
147 "Possibly handle BUP manufacturing override strap",
148 [ME_HFS2_STATE_BUP_M3] =
149 "Bringup in M3",
150 [ME_HFS2_STATE_BUP_M0] =
151 "Bringup in M0",
152 [ME_HFS2_STATE_BUP_FLOW_DET_ERR] =
153 "Flow detection error",
154 [ME_HFS2_STATE_BUP_M3_CLK_ERR] =
155 "M3 clock switching error",
156 [ME_HFS2_STATE_BUP_CPU_RESET_DID_TIMEOUT_MEM_MISSING] =
157 "Host error - CPU reset timeout, DID timeout, memory missing",
158 [ME_HFS2_STATE_BUP_M3_KERN_LOAD] =
159 "M3 kernel load",
160 [ME_HFS2_STATE_BUP_T32_MISSING] =
161 "T34 missing - cannot program ICC",
162 [ME_HFS2_STATE_BUP_WAIT_DID] =
163 "Waiting for DID BIOS message",
164 [ME_HFS2_STATE_BUP_WAIT_DID_FAIL] =
165 "Waiting for DID BIOS message failure",
166 [ME_HFS2_STATE_BUP_DID_NO_FAIL] =
167 "DID reported no error",
168 [ME_HFS2_STATE_BUP_ENABLE_UMA] =
169 "Enabling UMA",
170 [ME_HFS2_STATE_BUP_ENABLE_UMA_ERR] =
171 "Enabling UMA error",
172 [ME_HFS2_STATE_BUP_SEND_DID_ACK] =
173 "Sending DID Ack to BIOS",
174 [ME_HFS2_STATE_BUP_SEND_DID_ACK_ERR] =
175 "Sending DID Ack to BIOS error",
176 [ME_HFS2_STATE_BUP_M0_CLK] =
177 "Switching clocks in M0",
178 [ME_HFS2_STATE_BUP_M0_CLK_ERR] =
179 "Switching clocks in M0 error",
180 [ME_HFS2_STATE_BUP_TEMP_DIS] =
181 "ME in temp disable",
182 [ME_HFS2_STATE_BUP_M0_KERN_LOAD] =
183 "M0 kernel load",
184};
185
186/* Progress Code 3 states */
187static const char *me_progress_policy_values[] = {
Martin Rothde7ed6f2014-12-07 14:58:18 -0700188 [ME_HFS2_STATE_POLICY_ENTRY] = "Entry into Policy Module",
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700189 [ME_HFS2_STATE_POLICY_RCVD_S3] = "Received S3 entry",
190 [ME_HFS2_STATE_POLICY_RCVD_S4] = "Received S4 entry",
191 [ME_HFS2_STATE_POLICY_RCVD_S5] = "Received S5 entry",
192 [ME_HFS2_STATE_POLICY_RCVD_UPD] = "Received UPD entry",
193 [ME_HFS2_STATE_POLICY_RCVD_PCR] = "Received PCR entry",
194 [ME_HFS2_STATE_POLICY_RCVD_NPCR] = "Received NPCR entry",
195 [ME_HFS2_STATE_POLICY_RCVD_HOST_WAKE] = "Received host wake",
196 [ME_HFS2_STATE_POLICY_RCVD_AC_DC] = "Received AC<>DC switch",
197 [ME_HFS2_STATE_POLICY_RCVD_DID] = "Received DRAM Init Done",
198 [ME_HFS2_STATE_POLICY_VSCC_NOT_FOUND] =
199 "VSCC Data not found for flash device",
200 [ME_HFS2_STATE_POLICY_VSCC_INVALID] =
201 "VSCC Table is not valid",
202 [ME_HFS2_STATE_POLICY_FPB_ERR] =
203 "Flash Partition Boundary is outside address space",
204 [ME_HFS2_STATE_POLICY_DESCRIPTOR_ERR] =
205 "ME cannot access the chipset descriptor region",
206 [ME_HFS2_STATE_POLICY_VSCC_NO_MATCH] =
207 "Required VSCC values for flash parts do not match",
208};
209
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700210void intel_me_status(void)
211{
212 struct me_hfs _hfs, *hfs = &_hfs;
213 struct me_hfs2 _hfs2, *hfs2 = &_hfs2;
214
215 me_read_dword_ptr(hfs, PCI_ME_HFS);
216 me_read_dword_ptr(hfs2, PCI_ME_HFS2);
217
218 /* Check Current States */
219 printk(BIOS_DEBUG, "ME: FW Partition Table : %s\n",
220 hfs->fpt_bad ? "BAD" : "OK");
221 printk(BIOS_DEBUG, "ME: Bringup Loader Failure : %s\n",
222 hfs->ft_bup_ld_flr ? "YES" : "NO");
223 printk(BIOS_DEBUG, "ME: Firmware Init Complete : %s\n",
224 hfs->fw_init_complete ? "YES" : "NO");
225 printk(BIOS_DEBUG, "ME: Manufacturing Mode : %s\n",
226 hfs->mfg_mode ? "YES" : "NO");
227 printk(BIOS_DEBUG, "ME: Boot Options Present : %s\n",
228 hfs->boot_options_present ? "YES" : "NO");
229 printk(BIOS_DEBUG, "ME: Update In Progress : %s\n",
230 hfs->update_in_progress ? "YES" : "NO");
231 printk(BIOS_DEBUG, "ME: Current Working State : %s\n",
232 me_cws_values[hfs->working_state]);
233 printk(BIOS_DEBUG, "ME: Current Operation State : %s\n",
234 me_opstate_values[hfs->operation_state]);
235 printk(BIOS_DEBUG, "ME: Current Operation Mode : %s\n",
236 me_opmode_values[hfs->operation_mode]);
237 printk(BIOS_DEBUG, "ME: Error Code : %s\n",
238 me_error_values[hfs->error_code]);
239 printk(BIOS_DEBUG, "ME: Progress Phase : %s\n",
240 me_progress_values[hfs2->progress_code]);
241 printk(BIOS_DEBUG, "ME: Power Management Event : %s\n",
242 me_pmevent_values[hfs2->current_pmevent]);
243
244 printk(BIOS_DEBUG, "ME: Progress Phase State : ");
245 switch (hfs2->progress_code) {
246 case ME_HFS2_PHASE_ROM: /* ROM Phase */
247 printk(BIOS_DEBUG, "%s",
248 me_progress_rom_values[hfs2->current_state]);
249 break;
250
Duncan Laurie32dfd062014-10-09 16:14:39 -0700251 case ME_HFS2_PHASE_UKERNEL: /* uKernel Phase */
252 printk(BIOS_DEBUG, "0x%02x", hfs2->current_state);
253 break;
254
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700255 case ME_HFS2_PHASE_BUP: /* Bringup Phase */
256 if (hfs2->current_state < ARRAY_SIZE(me_progress_bup_values)
257 && me_progress_bup_values[hfs2->current_state])
258 printk(BIOS_DEBUG, "%s",
259 me_progress_bup_values[hfs2->current_state]);
260 else
261 printk(BIOS_DEBUG, "0x%02x", hfs2->current_state);
262 break;
263
264 case ME_HFS2_PHASE_POLICY: /* Policy Module Phase */
265 if (hfs2->current_state < ARRAY_SIZE(me_progress_policy_values)
266 && me_progress_policy_values[hfs2->current_state])
267 printk(BIOS_DEBUG, "%s",
268 me_progress_policy_values[hfs2->current_state]);
269 else
270 printk(BIOS_DEBUG, "0x%02x", hfs2->current_state);
271 break;
272
273 case ME_HFS2_PHASE_HOST_COMM: /* Host Communication Phase */
274 if (!hfs2->current_state)
275 printk(BIOS_DEBUG, "Host communication established");
276 else
277 printk(BIOS_DEBUG, "0x%02x", hfs2->current_state);
278 break;
279
280 default:
Duncan Laurie32dfd062014-10-09 16:14:39 -0700281 printk(BIOS_DEBUG, "Unknown phase: 0x%02x state: 0x%02x",
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700282 hfs2->progress_code, hfs2->current_state);
283 }
284 printk(BIOS_DEBUG, "\n");
285}
Duncan Laurie61680272014-05-05 12:42:35 -0500286#endif
Duncan Lauriea7d8ea82014-08-26 13:49:24 -0700287
288void intel_me_hsio_version(uint16_t *version, uint16_t *checksum)
289{
290 int count;
291 u32 hsiover;
292 struct me_hfs hfs;
293
294 /* Query for HSIO version, overloads H_GS and HFS */
295 pci_write_config32(PCH_DEV_ME, PCI_ME_H_GS,
296 ME_HSIO_MESSAGE | ME_HSIO_CMD_GETHSIOVER);
297
298 /* Must wait for ME acknowledgement */
299 for (count = ME_RETRY; count > 0; --count) {
300 me_read_dword_ptr(&hfs, PCI_ME_HFS);
301 if (hfs.bios_msg_ack)
302 break;
303 udelay(ME_DELAY);
304 }
305 if (!count) {
306 printk(BIOS_ERR, "ERROR: ME failed to respond\n");
307 return;
308 }
309
310 /* HSIO version should be in HFS_5 */
311 hsiover = pci_read_config32(PCH_DEV_ME, PCI_ME_HFS5);
312 *version = hsiover >> 16;
313 *checksum = hsiover & 0xffff;
314
315 printk(BIOS_DEBUG, "ME: HSIO Version : %d (CRC 0x%04x)\n",
316 *version, *checksum);
317
318 /* Reset registers to normal behavior */
319 pci_write_config32(PCH_DEV_ME, PCI_ME_H_GS,
320 ME_HSIO_MESSAGE | ME_HSIO_CMD_GETHSIOVER);
321}