blob: 40b739f4086033efd375c544b91e2972c390b395 [file] [log] [blame]
Patrick Georgiea063cb2020-05-08 19:28:13 +02001/* inteltool - dump all registers on an Intel CPU + chipset based system */
Patrick Georgi7333a112020-05-08 20:48:04 +02002/* SPDX-License-Identifier: GPL-2.0-only */
Stefan Reinauer23190272008-08-20 13:41:24 +00003
Nico Huber99b02a12017-04-05 17:39:57 +02004#ifndef INTELTOOL_H
5#define INTELTOOL_H 1
6
Michael Niewöhner10d52212020-03-13 19:08:21 +01007#include <arch/mmio.h>
Nico Huberaf83db22017-04-05 17:30:20 +02008#include <commonlib/helpers.h>
9
Stefan Reinauer23190272008-08-20 13:41:24 +000010#include <stdint.h>
Stefan Reinauerf7f2f252009-09-01 09:52:14 +000011
12#if defined(__GLIBC__)
Stefan Reinauer1162f252008-12-04 15:18:20 +000013#include <sys/io.h>
Stefan Reinauerf7f2f252009-09-01 09:52:14 +000014#endif
15#if (defined(__MACH__) && defined(__APPLE__))
Paul Menzela8843de2017-06-05 12:33:23 +020016/* DirectHW is available here: https://www.coreboot.org/DirectHW */
Stefan Reinauerf7f2f252009-09-01 09:52:14 +000017#define __DARWIN__
Stefan Reinauercff573d2011-03-18 22:08:39 +000018#include <DirectHW/DirectHW.h>
Stefan Reinauer1162f252008-12-04 15:18:20 +000019#endif
Andrey Korolyov046d2172016-01-05 19:59:06 +030020#ifdef __NetBSD__
21#include <pciutils/pci.h>
22#else
Stefan Reinauer23190272008-08-20 13:41:24 +000023#include <pci/pci.h>
Andrey Korolyov046d2172016-01-05 19:59:06 +030024#endif
Stefan Reinauer23190272008-08-20 13:41:24 +000025
Idwer Vollering3f91d812010-10-24 13:50:13 +000026/* This #include is needed for freebsd_{rd,wr}msr. */
27#if defined(__FreeBSD__)
28#include <machine/cpufunc.h>
29#endif
30
Andrey Korolyov046d2172016-01-05 19:59:06 +030031#ifdef __NetBSD__
32static inline uint8_t inb(unsigned port)
33{
34 uint8_t data;
35 __asm volatile("inb %w1,%0" : "=a" (data) : "d" (port));
36 return data;
37}
38static inline uint16_t inw(unsigned port)
39{
Elyes HAOUAS94501502016-10-19 17:59:10 +020040 uint16_t data;
41 __asm volatile("inw %w1,%0": "=a" (data) : "d" (port));
42 return data;
Andrey Korolyov046d2172016-01-05 19:59:06 +030043}
44static inline uint32_t inl(unsigned port)
45{
46 uint32_t data;
47 __asm volatile("inl %w1,%0": "=a" (data) : "d" (port));
48 return data;
49}
50#endif
51
Stefan Reinauer23190272008-08-20 13:41:24 +000052#define INTELTOOL_VERSION "1.0"
53
54/* Tested chipsets: */
Maciej Pijanka90d17402009-09-30 17:05:46 +000055#define PCI_VENDOR_ID_INTEL 0x8086
56#define PCI_DEVICE_ID_INTEL_ICH 0x2410
57#define PCI_DEVICE_ID_INTEL_ICH0 0x2420
58#define PCI_DEVICE_ID_INTEL_ICH2 0x2440
59#define PCI_DEVICE_ID_INTEL_ICH4 0x24c0
60#define PCI_DEVICE_ID_INTEL_ICH4M 0x24cc
Idwer Vollering312fc962010-12-17 22:34:58 +000061#define PCI_DEVICE_ID_INTEL_ICH5 0x24d0
Pat Erleyca3548e2010-04-21 06:23:19 +000062#define PCI_DEVICE_ID_INTEL_ICH6 0x2640
Maciej Pijanka90d17402009-09-30 17:05:46 +000063#define PCI_DEVICE_ID_INTEL_ICH7DH 0x27b0
64#define PCI_DEVICE_ID_INTEL_ICH7 0x27b8
65#define PCI_DEVICE_ID_INTEL_ICH7M 0x27b9
66#define PCI_DEVICE_ID_INTEL_ICH7MDH 0x27bd
Corey Osgoodf366ce02010-08-17 08:33:44 +000067#define PCI_DEVICE_ID_INTEL_NM10 0x27bc
68#define PCI_DEVICE_ID_INTEL_ICH8 0x2810
Maciej Pijanka90d17402009-09-30 17:05:46 +000069#define PCI_DEVICE_ID_INTEL_ICH8M 0x2815
Lubomir Rintel2a13bad2015-03-01 10:14:15 +010070#define PCI_DEVICE_ID_INTEL_ICH8ME 0x2811
Anton Kochkovda0b4562010-05-30 12:33:12 +000071#define PCI_DEVICE_ID_INTEL_ICH9DH 0x2912
72#define PCI_DEVICE_ID_INTEL_ICH9DO 0x2914
73#define PCI_DEVICE_ID_INTEL_ICH9R 0x2916
74#define PCI_DEVICE_ID_INTEL_ICH9 0x2918
75#define PCI_DEVICE_ID_INTEL_ICH9M 0x2919
76#define PCI_DEVICE_ID_INTEL_ICH9ME 0x2917
Idwer Vollering66dcda92020-07-09 14:16:39 +020077#define PCI_DEVICE_ID_INTEL_ICH10DO 0x3a14
Maciej Pijanka90d17402009-09-30 17:05:46 +000078#define PCI_DEVICE_ID_INTEL_ICH10R 0x3a16
Arthur Heymans026f7df2017-04-10 22:26:13 +020079#define PCI_DEVICE_ID_INTEL_ICH10 0x3a18
Stefan Tauner088f5692013-05-28 11:30:25 +020080#define PCI_DEVICE_ID_INTEL_3400_DESKTOP 0x3b00
81#define PCI_DEVICE_ID_INTEL_3400_MOBILE 0x3b01
82#define PCI_DEVICE_ID_INTEL_P55 0x3b02
83#define PCI_DEVICE_ID_INTEL_PM55 0x3b03
84#define PCI_DEVICE_ID_INTEL_H55 0x3b06
85#define PCI_DEVICE_ID_INTEL_QM57 0x3b07
86#define PCI_DEVICE_ID_INTEL_H57 0x3b08
87#define PCI_DEVICE_ID_INTEL_HM55 0x3b09
88#define PCI_DEVICE_ID_INTEL_Q57 0x3b0a
89#define PCI_DEVICE_ID_INTEL_HM57 0x3b0b
90#define PCI_DEVICE_ID_INTEL_3400_MOBILE_SFF 0x3b0d
91#define PCI_DEVICE_ID_INTEL_B55_A 0x3b0e
92#define PCI_DEVICE_ID_INTEL_QS57 0x3b0f
93#define PCI_DEVICE_ID_INTEL_3400 0x3b12
94#define PCI_DEVICE_ID_INTEL_3420 0x3b14
95#define PCI_DEVICE_ID_INTEL_3450 0x3b16
96#define PCI_DEVICE_ID_INTEL_B55_B 0x3b1e
Stefan Reinauer74cd56982010-06-01 10:04:28 +000097#define PCI_DEVICE_ID_INTEL_SCH_POULSBO_LPC 0x8119
Johanna Schanderd756c272019-12-29 14:31:01 +010098#define PCI_DEVICE_ID_INTEL_ICELAKE_LP_U 0x3482
Nico Huber76d60492013-03-29 17:57:15 +010099#define PCI_DEVICE_ID_INTEL_Z68 0x1c44
100#define PCI_DEVICE_ID_INTEL_P67 0x1c46
101#define PCI_DEVICE_ID_INTEL_UM67 0x1c47
102#define PCI_DEVICE_ID_INTEL_HM65 0x1c49
103#define PCI_DEVICE_ID_INTEL_H67 0x1c4a
104#define PCI_DEVICE_ID_INTEL_HM67 0x1c4b
105#define PCI_DEVICE_ID_INTEL_Q65 0x1c4c
106#define PCI_DEVICE_ID_INTEL_QS67 0x1c4d
107#define PCI_DEVICE_ID_INTEL_Q67 0x1c4e
108#define PCI_DEVICE_ID_INTEL_QM67 0x1c4f
109#define PCI_DEVICE_ID_INTEL_B65 0x1c50
110#define PCI_DEVICE_ID_INTEL_C202 0x1c52
111#define PCI_DEVICE_ID_INTEL_C204 0x1c54
112#define PCI_DEVICE_ID_INTEL_C206 0x1c56
113#define PCI_DEVICE_ID_INTEL_H61 0x1c5c
114#define PCI_DEVICE_ID_INTEL_Z77 0x1e44
115#define PCI_DEVICE_ID_INTEL_Z75 0x1e46
116#define PCI_DEVICE_ID_INTEL_Q77 0x1e47
117#define PCI_DEVICE_ID_INTEL_Q75 0x1e48
118#define PCI_DEVICE_ID_INTEL_B75 0x1e49
119#define PCI_DEVICE_ID_INTEL_H77 0x1e4a
120#define PCI_DEVICE_ID_INTEL_C216 0x1e53
121#define PCI_DEVICE_ID_INTEL_QM77 0x1e55
122#define PCI_DEVICE_ID_INTEL_QS77 0x1e56
123#define PCI_DEVICE_ID_INTEL_HM77 0x1e57
124#define PCI_DEVICE_ID_INTEL_UM77 0x1e58
125#define PCI_DEVICE_ID_INTEL_HM76 0x1e59
126#define PCI_DEVICE_ID_INTEL_HM75 0x1e5d
127#define PCI_DEVICE_ID_INTEL_HM70 0x1e5e
128#define PCI_DEVICE_ID_INTEL_NM70 0x1e5f
Dennis Wassenbergae6685f2014-10-30 10:30:40 +0100129#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_FULL 0x9c41
130#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_PREM 0x9c43
131#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_BASE 0x9c45
Youness Alaoui1244a512017-04-13 13:22:33 -0400132#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_PREM 0x9cc3
Matthew Garrett2bf28e52018-07-23 21:09:47 -0700133#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP 0x9cc5
134#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_SATA 0xa102
135#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_P2SB 0xa120
136#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_PRE 0xa141
137#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_SATA 0x9d03
Felix Singer0a7543d2019-02-19 23:49:11 +0100138#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_PRE 0x9d41
139#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_BASE_SKL 0x9d43
140#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_Y_PREM_SKL 0x9d46
141#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_PREM_SKL 0x9d48
142#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_BASE_KBL 0x9d53
143#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_Y_PREM_KBL 0x9d56
144#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_PREM_KBL 0x9d58
Matthew Garrett2bf28e52018-07-23 21:09:47 -0700145#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_IHDCP_BASE 0x9d50
146#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_U_IHDCP_PREM 0x9d4e
147#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_Y_IHDCP_PREM 0x9d4b
Matt DeVillier3c784452019-06-11 23:23:46 -0500148#define PCI_DEVICE_ID_INTEL_CANNONPOINT_LP_U_PREM 0x9d84
Matt DeVillier62e883d2020-08-08 11:17:31 -0500149#define PCI_DEVICE_ID_INTEL_COMETPOINT_LP_U_PREM 0x0284
150#define PCI_DEVICE_ID_INTEL_COMETPOINT_LP_U_BASE 0x0285
Maximilian Schandercb2d21d2017-10-28 14:45:48 +0200151#define PCI_DEVICE_ID_INTEL_H110 0xa143
152#define PCI_DEVICE_ID_INTEL_H170 0xa144
153#define PCI_DEVICE_ID_INTEL_Z170 0xa145
154#define PCI_DEVICE_ID_INTEL_Q170 0xa146
155#define PCI_DEVICE_ID_INTEL_Q150 0xa147
156#define PCI_DEVICE_ID_INTEL_B150 0xa148
157#define PCI_DEVICE_ID_INTEL_C236 0xa149
158#define PCI_DEVICE_ID_INTEL_C232 0xa14a
159#define PCI_DEVICE_ID_INTEL_QM170 0xa14d
160#define PCI_DEVICE_ID_INTEL_HM170 0xa14e
Nico Hubered9c9ce2017-03-30 17:45:36 +0200161#define PCI_DEVICE_ID_INTEL_CM236 0xa150
Maximilian Schandercb2d21d2017-10-28 14:45:48 +0200162#define PCI_DEVICE_ID_INTEL_HM175 0xa152
163#define PCI_DEVICE_ID_INTEL_QM175 0xa153
164#define PCI_DEVICE_ID_INTEL_CM238 0xa154
Thomas Heijligen725369f2019-02-19 10:51:34 +0000165
Maxim Polyakovec32e612019-08-16 19:15:12 +0300166#define PCI_DEVICE_ID_INTEL_C621 0xa1c1
167#define PCI_DEVICE_ID_INTEL_C622 0xa1c2
168#define PCI_DEVICE_ID_INTEL_C624 0xa1c3
169#define PCI_DEVICE_ID_INTEL_C625 0xa1c4
170#define PCI_DEVICE_ID_INTEL_C626 0xa1c5
171#define PCI_DEVICE_ID_INTEL_C627 0xa1c6
172#define PCI_DEVICE_ID_INTEL_C628 0xa1c7
173#define PCI_DEVICE_ID_INTEL_C629 0xa1ca
Maxim Polyakovde7092b2020-07-17 00:19:41 +0300174#define PCI_DEVICE_ID_INTEL_C621A 0xa1cb
175#define PCI_DEVICE_ID_INTEL_C627A 0xa1cc
176#define PCI_DEVICE_ID_INTEL_C629A 0xa1cd
Maxim Polyakovec32e612019-08-16 19:15:12 +0300177#define PCI_DEVICE_ID_INTEL_C624_SUPER 0xa242
178#define PCI_DEVICE_ID_INTEL_C627_SUPER_1 0xa243
179#define PCI_DEVICE_ID_INTEL_C621_SUPER 0xa244
180#define PCI_DEVICE_ID_INTEL_C627_SUPER_2 0xa245
181#define PCI_DEVICE_ID_INTEL_C628_SUPER 0xa246
Maxim Polyakovde7092b2020-07-17 00:19:41 +0300182#define PCI_DEVICE_ID_INTEL_C621A_SUPER 0xa24a
183#define PCI_DEVICE_ID_INTEL_C627A_SUPER 0xa24b
184#define PCI_DEVICE_ID_INTEL_C629A_SUPER 0xa24c
Maxim Polyakovec32e612019-08-16 19:15:12 +0300185
Jonathan Zhang4caa05e2021-05-03 14:06:22 -0700186#define PCI_DEVICE_ID_INTEL_EBG 0x1b81
187
Timofey Komarov6c800822021-06-25 12:07:32 +0300188#define PCI_DEVICE_ID_INTEL_H270 0xa2c4
189#define PCI_DEVICE_ID_INTEL_Z270 0xa2c5
190#define PCI_DEVICE_ID_INTEL_Q270 0xa2c6
191#define PCI_DEVICE_ID_INTEL_Q250 0xa2c7
192#define PCI_DEVICE_ID_INTEL_B250 0xa2c8
193#define PCI_DEVICE_ID_INTEL_Z370 0xa2c9
194#define PCI_DEVICE_ID_INTEL_H310C 0xa2ca
195#define PCI_DEVICE_ID_INTEL_X299 0xa2d2
196
Thomas Heijligen725369f2019-02-19 10:51:34 +0000197#define PCI_DEVICE_ID_INTEL_H310 0xa303
198#define PCI_DEVICE_ID_INTEL_H370 0xa304
199#define PCI_DEVICE_ID_INTEL_Z390 0xa305
200#define PCI_DEVICE_ID_INTEL_Q370 0xa306
201#define PCI_DEVICE_ID_INTEL_B360 0xa308
202#define PCI_DEVICE_ID_INTEL_C246 0xa309
203#define PCI_DEVICE_ID_INTEL_C242 0xa30a
204#define PCI_DEVICE_ID_INTEL_QM370 0xa30c
205#define PCI_DEVICE_ID_INTEL_HM370 0xa30d
206#define PCI_DEVICE_ID_INTEL_CM246 0xa30e
207
Maciej Pijanka90d17402009-09-30 17:05:46 +0000208#define PCI_DEVICE_ID_INTEL_82810 0x7120
Stefan Tauner04c06002012-10-13 02:19:30 +0200209#define PCI_DEVICE_ID_INTEL_82810_DC 0x7122
210#define PCI_DEVICE_ID_INTEL_82810E_DC 0x7124
Stefan Reinauer04844812010-02-22 11:26:06 +0000211#define PCI_DEVICE_ID_INTEL_82830M 0x3575
Maciej Pijanka90d17402009-09-30 17:05:46 +0000212#define PCI_DEVICE_ID_INTEL_82845 0x1a30
Idwer Vollering312fc962010-12-17 22:34:58 +0000213#define PCI_DEVICE_ID_INTEL_82865 0x2570
Pat Erleyca3548e2010-04-21 06:23:19 +0000214#define PCI_DEVICE_ID_INTEL_82915 0x2580
Maciej Pijanka90d17402009-09-30 17:05:46 +0000215#define PCI_DEVICE_ID_INTEL_82945P 0x2770
216#define PCI_DEVICE_ID_INTEL_82945GM 0x27a0
Stefan Tauner04c06002012-10-13 02:19:30 +0200217#define PCI_DEVICE_ID_INTEL_82945GSE 0x27ac
Stefan Tauner1a00cf02012-10-13 06:23:52 +0200218#define PCI_DEVICE_ID_INTEL_82946 0x2970
Stefan Tauner04c06002012-10-13 02:19:30 +0200219#define PCI_DEVICE_ID_INTEL_82965PM 0x2a00
220#define PCI_DEVICE_ID_INTEL_82Q965 0x2990
Maciej Pijanka90d17402009-09-30 17:05:46 +0000221#define PCI_DEVICE_ID_INTEL_82975X 0x277c
Loïc Grenié8429de72009-11-02 15:01:49 +0000222#define PCI_DEVICE_ID_INTEL_82Q35 0x29b0
223#define PCI_DEVICE_ID_INTEL_82G33 0x29c0
224#define PCI_DEVICE_ID_INTEL_82Q33 0x29d0
Stefan Tauner04c06002012-10-13 02:19:30 +0200225#define PCI_DEVICE_ID_INTEL_82X38 0x29e0
Ruud Schrampbb41f502011-04-04 07:53:19 +0200226#define PCI_DEVICE_ID_INTEL_32X0 0x29f0
Damien Zammit9c986642015-08-17 21:04:41 +1000227#define PCI_DEVICE_ID_INTEL_82XX4X 0x2a40
228#define PCI_DEVICE_ID_INTEL_82Q45 0x2e10
229#define PCI_DEVICE_ID_INTEL_82G45 0x2e20
230#define PCI_DEVICE_ID_INTEL_82G41 0x2e30
231#define PCI_DEVICE_ID_INTEL_82B43 0x2e40
232#define PCI_DEVICE_ID_INTEL_82B43_2 0x2e90
233
qeedb775a622018-06-19 19:52:19 -0400234#define PCI_DEVICE_ID_INTEL_C8_MOBILE 0x8c41
235#define PCI_DEVICE_ID_INTEL_C8_DESKTOP 0x8c42
236#define PCI_DEVICE_ID_INTEL_Z87 0x8c44
237#define PCI_DEVICE_ID_INTEL_Z85 0x8c46
238#define PCI_DEVICE_ID_INTEL_HM86 0x8c49
239#define PCI_DEVICE_ID_INTEL_H87 0x8c4a
240#define PCI_DEVICE_ID_INTEL_HM87 0x8c4b
241#define PCI_DEVICE_ID_INTEL_Q85 0x8c4c
242#define PCI_DEVICE_ID_INTEL_Q87 0x8c4e
243#define PCI_DEVICE_ID_INTEL_QM87 0x8c4f
244#define PCI_DEVICE_ID_INTEL_B85 0x8c50
245#define PCI_DEVICE_ID_INTEL_C222 0x8c52
246#define PCI_DEVICE_ID_INTEL_C224 0x8c54
247#define PCI_DEVICE_ID_INTEL_C226 0x8c56
248#define PCI_DEVICE_ID_INTEL_H81 0x8c5c
249
Stefan Tauner04c06002012-10-13 02:19:30 +0200250#define PCI_DEVICE_ID_INTEL_82X58 0x3405
251#define PCI_DEVICE_ID_INTEL_SCH_POULSBO 0x8100
252#define PCI_DEVICE_ID_INTEL_ATOM_DXXX 0xa000
Sven Schnelle54a5aed2011-10-30 13:30:36 +0100253#define PCI_DEVICE_ID_INTEL_I63XX 0x2670
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100254
Sven Schnelle56dfc7c2012-07-05 22:53:57 +0200255#define PCI_DEVICE_ID_INTEL_I5000X 0x25c0
256#define PCI_DEVICE_ID_INTEL_I5000Z 0x25d0
257#define PCI_DEVICE_ID_INTEL_I5000V 0x25d4
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100258#define PCI_DEVICE_ID_INTEL_I5000P 0x25d8
259
Corey Osgood23d98c72010-07-29 19:25:31 +0000260/* untested, but almost identical to D-series */
Stefan Tauner04c06002012-10-13 02:19:30 +0200261#define PCI_DEVICE_ID_INTEL_ATOM_NXXX 0xa010
Maciej Pijanka90d17402009-09-30 17:05:46 +0000262
263#define PCI_DEVICE_ID_INTEL_82443LX 0x7180
Maciej Pijanka90d17402009-09-30 17:05:46 +0000264/* 82443BX has a different device ID if AGP is disabled (hardware-wise). */
265#define PCI_DEVICE_ID_INTEL_82443BX 0x7190
266#define PCI_DEVICE_ID_INTEL_82443BX_NO_AGP 0x7192
267
268/* 82371AB/EB/MB use the same device ID value. */
269#define PCI_DEVICE_ID_INTEL_82371XX 0x7110
Stefan Reinauer23190272008-08-20 13:41:24 +0000270
Martin Roth51dde6f2014-12-07 22:11:54 -0700271/* Bay Trail */
272#define PCI_DEVICE_ID_INTEL_BAYTRAIL 0x0f00 /* SOC Transaction Router */
273#define PCI_DEVICE_ID_INTEL_BAYTRAIL_LPC 0x0f1c
274#define PCI_DEVICE_ID_INTEL_BAYTRAIL_GFX 0x0f31
275#define CPUID_BAYTRAIL 0x30670
276
Nico Huber94473af2018-11-20 12:10:29 +0100277#define PCI_DEVICE_ID_INTEL_APL_LPC 0x5ae8
Thomas Heijligenda027192019-01-12 19:20:50 +0100278#define PCI_DEVICE_ID_INTEL_DNV_LPC 0x19dc
Nico Huber94473af2018-11-20 12:10:29 +0100279
Stefan Tauner04c06002012-10-13 02:19:30 +0200280/* Intel starts counting these generations with the integration of the DRAM controller */
Stefan Taunerdbc6fcd2013-06-20 18:05:06 +0200281#define PCI_DEVICE_ID_INTEL_CORE_0TH_GEN 0xd132 /* Nehalem */
Stefan Tauner04c06002012-10-13 02:19:30 +0200282#define PCI_DEVICE_ID_INTEL_CORE_1ST_GEN 0x0044 /* Westmere */
Felix Held0cc8f292014-11-05 03:18:44 +0100283#define PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_D 0x0100 /* Sandy Bridge (Desktop) */
284#define PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_M 0x0104 /* Sandy Bridge (Mobile) */
Felix Heldfac95e32014-11-09 00:11:28 +0100285#define PCI_DEVICE_ID_INTEL_CORE_2ND_GEN_E3 0x0108 /* Sandy Bridge (Xeon E3) */
286#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_D 0x0150 /* Ivy Bridge (Desktop) */
287#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_M 0x0154 /* Ivy Bridge (Mobile) */
288#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_E3 0x0158 /* Ivy Bridge (Xeon E3 v2) */
289#define PCI_DEVICE_ID_INTEL_CORE_3RD_GEN_015c 0x015c /* Ivy Bridge (?) */
290#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_D 0x0c00 /* Haswell (Desktop) */
291#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_M 0x0c04 /* Haswell (Mobile) */
292#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_E3 0x0c08 /* Haswell (Xeon E3 v3) */
Dennis Wassenbergae6685f2014-10-30 10:30:40 +0100293#define PCI_DEVICE_ID_INTEL_CORE_4TH_GEN_U 0x0a04 /* Haswell-ULT */
Matt DeVillier5b667df2015-05-14 21:58:33 -0500294#define PCI_DEVICE_ID_INTEL_CORE_5TH_GEN_U 0x1604 /* Broadwell-ULT */
Nico Huber54fe32f2017-10-03 16:03:07 +0200295#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D2 0x190f /* Skylake (Desktop) */
Michael Niewöhner0d1366d2020-03-14 22:39:30 +0100296#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_U 0x1904 /* Skylake (Mobile) */
297#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_Y 0x190c /* Skylake (Mobile) */
Maximilian Schandercb2d21d2017-10-28 14:45:48 +0200298#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_M 0x1910 /* Skylake (Mobile) */
Christoph Pomaska48ac29e2018-01-01 01:48:21 +0100299#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_WST 0x1918 /* Skylake (Workstation) */
300#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_D 0x191f /* Skylake (Desktop) */
Maxim Polyakov13176892019-08-27 18:20:08 +0300301#define PCI_DEVICE_ID_INTEL_CORE_6TH_GEN_E 0x2020 /* Skylake-E (Server) */
Matthew Garrett2bf28e52018-07-23 21:09:47 -0700302#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_U 0x5904 /* Kabylake (Mobile) */
303#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_Y 0x590C /* Kabylake (Mobile) */
304#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_U_Q 0x5914 /* Kabylake (Mobile) */
Christian Walter9a8c5e72019-05-06 17:50:57 +0200305#define PCI_DEVICE_ID_INTEL_CORE_7TH_GEN_E3 0x5918 /* Kabylake Xeon E3 */
Matt DeVillier3c784452019-06-11 23:23:46 -0500306#define PCI_DEVICE_ID_INTEL_CORE_8TH_GEN_U_1 0x3ed0 /* Coffeelake (Mobile) */
307#define PCI_DEVICE_ID_INTEL_CORE_8TH_GEN_U_2 0x3e34 /* Whiskeylake (Mobile) */
Johanna Schanderd756c272019-12-29 14:31:01 +0100308#define PCI_DEVICE_ID_INTEL_CORE_10TH_GEN_U 0x8a12 /* Icelake U */
Matt DeVillier62e883d2020-08-08 11:17:31 -0500309#define PCI_DEVICE_ID_INTEL_CORE_CML_U1 0x9b51 /* Cometlake U (Mobile) */
310#define PCI_DEVICE_ID_INTEL_CORE_CML_U2 0x9b61 /* Cometlake U (Mobile) */
311#define PCI_DEVICE_ID_INTEL_CORE_CML_U3 0x9b71 /* Cometlake U (Mobile) */
Stefan Reinauer91893ee2020-10-23 01:40:41 +0000312#define PCI_DEVICE_ID_INTEL_HEWITTLAKE 0x6f00 /* Hewitt Lake */
Jonathan Zhangb18e1942021-05-03 13:12:23 -0700313#define PCI_DEVICE_ID_INTEL_SAPPHIRERAPIDS_SP 0x09a2 /* Sapphire Rapids SP */
Matthew Garrett2bf28e52018-07-23 21:09:47 -0700314
Anton Kochkovc7fc4422012-07-21 06:36:47 +0400315
Patrick Rudolph2d26a362017-11-07 19:51:21 +0100316/* Intel GPUs */
317#define PCI_DEVICE_ID_INTEL_G35_EXPRESS 0x2982
318#define PCI_DEVICE_ID_INTEL_G35_EXPRESS_1 0x2983
319#define PCI_DEVICE_ID_INTEL_965_EXPRESS 0x2a02
320#define PCI_DEVICE_ID_INTEL_965_EXPRESS_1 0x2a03
321#define PCI_DEVICE_ID_INTEL_965_EXPRESS_2 0x2a12
322#define PCI_DEVICE_ID_INTEL_965_EXPRESS_3 0x2a13
323#define PCI_DEVICE_ID_INTEL_4_SERIES 0x2a42
324#define PCI_DEVICE_ID_INTEL_4_SERIES_1 0x2a43
325#define PCI_DEVICE_ID_INTEL_G45 0x2e22
326#define PCI_DEVICE_ID_INTEL_G45_1 0x2e23
327#define PCI_DEVICE_ID_INTEL_Q45 0x2e12
328#define PCI_DEVICE_ID_INTEL_Q45_1 0x2e13
329#define PCI_DEVICE_ID_INTEL_G41 0x2e32
330#define PCI_DEVICE_ID_INTEL_G41_1 0x2e33
331#define PCI_DEVICE_ID_INTEL_B43 0x2e42
332#define PCI_DEVICE_ID_INTEL_B43_1 0x2e43
333#define PCI_DEVICE_ID_INTEL_B43_2 0x2e92
334#define PCI_DEVICE_ID_INTEL_B43_3 0x2e93
335#define PCI_DEVICE_ID_INTEL_HD_GRAPHICS 0x0046
336#define PCI_DEVICE_ID_INTEL_HD_GRAPHICS_1 0x0042
337#define PCI_DEVICE_ID_INTEL_HD_GRAPHICS_2 0x0106
338#define PCI_DEVICE_ID_INTEL_HD_2000 0x0102
339#define PCI_DEVICE_ID_INTEL_HD_2000_1 0x0106
340#define PCI_DEVICE_ID_INTEL_HD_3000 0x0116
341#define PCI_DEVICE_ID_INTEL_HD_3000_1 0x0112
342#define PCI_DEVICE_ID_INTEL_HD_3000_2 0x0116
343#define PCI_DEVICE_ID_INTEL_HD_3000_3 0x0122
344#define PCI_DEVICE_ID_INTEL_HD_3000_4 0x0126
345#define PCI_DEVICE_ID_INTEL_HD_3000_5 0x0116
346#define PCI_DEVICE_ID_INTEL_HD_2500 0x0152
347#define PCI_DEVICE_ID_INTEL_HD_2500_1 0x0156
348#define PCI_DEVICE_ID_INTEL_HD_2500_2 0x015A
349#define PCI_DEVICE_ID_INTEL_HD_4000 0x0162
350#define PCI_DEVICE_ID_INTEL_HD_4000_1 0x0166
351#define PCI_DEVICE_ID_INTEL_HD_4000_2 0x016A
352#define PCI_DEVICE_ID_INTEL_HD_4600 0x0412
353#define PCI_DEVICE_ID_INTEL_HD_4600_1 0x0416
Sellerie409a5dc2019-07-26 15:09:18 +0200354#define PCI_DEVICE_ID_INTEL_HD_4400 0x041E
Patrick Rudolph2d26a362017-11-07 19:51:21 +0100355#define PCI_DEVICE_ID_INTEL_HD_5000 0x0422
356#define PCI_DEVICE_ID_INTEL_HD_5000_1 0x0426
357#define PCI_DEVICE_ID_INTEL_HD_5000_2 0x042A
Felix Singer24b000a2019-01-02 14:44:54 +0100358#define PCI_DEVICE_ID_INTEL_HD_510 0x1902
359#define PCI_DEVICE_ID_INTEL_HD_515 0x191E
360#define PCI_DEVICE_ID_INTEL_HD_520 0x1916
361#define PCI_DEVICE_ID_INTEL_HD_530_1 0x191B
362#define PCI_DEVICE_ID_INTEL_HD_530_2 0x1912
363#define PCI_DEVICE_ID_INTEL_UHD_615_1 0x591C
364#define PCI_DEVICE_ID_INTEL_UHD_615_2 0x591E
365#define PCI_DEVICE_ID_INTEL_UHD_617 0x87C0
366#define PCI_DEVICE_ID_INTEL_UHD_620_1 0x5917
367#define PCI_DEVICE_ID_INTEL_UHD_620_2 0x3EA0
368#define PCI_DEVICE_ID_INTEL_UHD_620_3 0x5916
369#define PCI_DEVICE_ID_INTEL_UHD_630_1 0x3E92
370#define PCI_DEVICE_ID_INTEL_UHD_630_2 0x3E9B
371#define PCI_DEVICE_ID_INTEL_UHD_630_3 0x3E91
372#define PCI_DEVICE_ID_INTEL_UHD_630_4 0x5912
373#define PCI_DEVICE_ID_INTEL_UHD_630_5 0x591B
374#define PCI_DEVICE_ID_INTEL_UHD_630_6 0x5902
375#define PCI_DEVICE_ID_INTEL_UHD_630_7 0x3E98
376#define PCI_DEVICE_ID_INTEL_UHD_640 0x5926
377#define PCI_DEVICE_ID_INTEL_IRIS_540 0x1926
378#define PCI_DEVICE_ID_INTEL_IRIS_550 0x1927
379#define PCI_DEVICE_ID_INTEL_IRIS_PRO_580 0x193B
380#define PCI_DEVICE_ID_INTEL_IRIS_PLUS_650 0x5927
381#define PCI_DEVICE_ID_INTEL_IRIS_PLUS_655 0x3EA5
Johanna Schanderd756c272019-12-29 14:31:01 +0100382#define PCI_DEVICE_ID_INTEL_IRIS_PLUS_G7 0x8A52
Matt DeVillier62e883d2020-08-08 11:17:31 -0500383#define PCI_DEVICE_ID_INTEL_UHD_GRAPHICS 0x9b41
Patrick Rudolph2d26a362017-11-07 19:51:21 +0100384
Idwer Vollering3f91d812010-10-24 13:50:13 +0000385#if !defined(__DARWIN__) && !defined(__FreeBSD__)
Stefan Reinauer23190272008-08-20 13:41:24 +0000386typedef struct { uint32_t hi, lo; } msr_t;
Stefan Reinauer1162f252008-12-04 15:18:20 +0000387#endif
Idwer Vollering3f91d812010-10-24 13:50:13 +0000388#if defined (__FreeBSD__)
389/* FreeBSD already has conflicting definitions for wrmsr/rdmsr. */
390#undef rdmsr
391#undef wrmsr
392#define rdmsr freebsd_rdmsr
393#define wrmsr freebsd_wrmsr
394typedef struct { uint32_t hi, lo; } msr_t;
Idwer Vollering3f91d812010-10-24 13:50:13 +0000395#endif
Stefan Reinauer23190272008-08-20 13:41:24 +0000396typedef struct { uint16_t addr; int size; char *name; } io_register_t;
Pratik Prajapati91664d42017-07-24 13:53:26 -0700397typedef struct {
398 uint32_t eax;
399 uint32_t ebx;
400 uint32_t ecx;
401 uint32_t edx;
402} cpuid_result_t;
Stefan Reinauer23190272008-08-20 13:41:24 +0000403
Stefan Reinauercff573d2011-03-18 22:08:39 +0000404void *map_physical(uint64_t phys_addr, size_t len);
Stefan Reinauerf7f2f252009-09-01 09:52:14 +0000405void unmap_physical(void *virt_addr, size_t len);
Stefan Reinauer23190272008-08-20 13:41:24 +0000406
407unsigned int cpuid(unsigned int op);
Maxim Polyakovd8163ed2019-10-09 18:35:23 +0300408int print_intel_msrs(unsigned int range_start, unsigned int range_end);
Vladimir Serbinenkofb69a692015-10-10 13:20:32 +0200409int print_mchbar(struct pci_dev *nb, struct pci_access *pacc, const char *dump_spd_file);
Tobias Diedrich3645e612010-11-27 14:44:19 +0000410int print_pmbase(struct pci_dev *sb, struct pci_access *pacc);
Michael Niewöhner9952e722020-03-13 22:22:26 +0100411int print_lpc(struct pci_dev *sb, struct pci_access *pacc);
Stefan Reinauer23190272008-08-20 13:41:24 +0000412int print_rcba(struct pci_dev *sb);
Iru Caiab5cac22019-07-14 23:04:05 +0800413void print_iobp(struct pci_dev *sb, volatile uint8_t *rcba);
Nico Huber09dcbf02013-04-01 15:08:04 +0200414int print_gpios(struct pci_dev *sb, int show_all, int show_diffs);
Johanna Schandere32ded82020-01-29 10:08:17 +0100415const struct gpio_community *const *get_gpio_communities(struct pci_dev *const sb,
416 size_t* community_count,
417 size_t* pad_stepping);
Nico Huber18980232017-04-07 12:26:07 +0200418void print_gpio_groups(struct pci_dev *sb);
Stefan Reinauer23190272008-08-20 13:41:24 +0000419int print_epbar(struct pci_dev *nb);
420int print_dmibar(struct pci_dev *nb);
421int print_pciexbar(struct pci_dev *nb);
Sven Schnelle4b7b3202012-01-08 15:27:18 +0100422int print_ambs(struct pci_dev *nb, struct pci_access *pacc);
Alexander Couzensaa3dd5d2015-01-03 02:52:10 +0100423int print_spi(struct pci_dev *sb);
Vladimir Serbinenko188aec02015-05-20 14:04:41 +0200424int print_gfx(struct pci_dev *gfx);
Iru Cai904538b2016-06-08 22:39:22 +0800425int print_ahci(struct pci_dev *ahci);
Pratik Prajapati91664d42017-07-24 13:53:26 -0700426int print_sgx(void);
Pratik Prajapati1e678162020-09-03 11:28:19 -0700427void print_tme(void);
Vladimir Serbinenkofb69a692015-10-10 13:20:32 +0200428void ivybridge_dump_timings(const char *dump_spd_file);
Nico Huber99b02a12017-04-05 17:39:57 +0200429
430#endif