blob: 8b5db5aee4d98ac55fbaf8fc154cb0c44a4ad1d1 [file] [log] [blame]
zbao7d94cf92012-07-02 14:19:14 +08001/* $NoKeywords:$ */
2/**
3 * @file
4 *
5 * Install of build option: CPU Cache Flush On Halt
6 *
7 * Contains AMD AGESA install macros and test conditions. Output is the
8 * defaults tables reflecting the User's build options selection.
9 *
10 * @xrefitem bom "File Content Label" "Release Content"
11 * @e project: AGESA
12 * @e sub-project: Options
13 * @e \$Revision: 63425 $ @e \$Date: 2011-12-22 11:24:10 -0600 (Thu, 22 Dec 2011) $
14 */
15/*****************************************************************************
16 *
Siyuan Wang641f00c2013-06-08 11:50:55 +080017 * Copyright (c) 2008 - 2012, Advanced Micro Devices, Inc.
18 * All rights reserved.
zbao7d94cf92012-07-02 14:19:14 +080019 *
Siyuan Wang641f00c2013-06-08 11:50:55 +080020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions are met:
22 * * Redistributions of source code must retain the above copyright
23 * notice, this list of conditions and the following disclaimer.
24 * * Redistributions in binary form must reproduce the above copyright
25 * notice, this list of conditions and the following disclaimer in the
26 * documentation and/or other materials provided with the distribution.
27 * * Neither the name of Advanced Micro Devices, Inc. nor the names of
28 * its contributors may be used to endorse or promote products derived
29 * from this software without specific prior written permission.
zbao7d94cf92012-07-02 14:19:14 +080030 *
Siyuan Wang641f00c2013-06-08 11:50:55 +080031 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
32 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
33 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
34 * DISCLAIMED. IN NO EVENT SHALL ADVANCED MICRO DEVICES, INC. BE LIABLE FOR ANY
35 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
36 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
37 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
38 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
39 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
40 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
zbao7d94cf92012-07-02 14:19:14 +080041 *
42 ***************************************************************************/
43
44#ifndef _OPTION_CPU_CACHEFLUSHONHALT_INSTALL_H_
45#define _OPTION_CPU_CACHEFLUSHONHALT_INSTALL_H_
46
Alexandru Gagniuc986349d2014-03-29 16:52:46 -050047#include "Proc/CPU/cpuPostInit.h"
zbao7d94cf92012-07-02 14:19:14 +080048
49/* This option is designed to be included into the platform solution install
50 * file. The platform solution install file will define the options status.
51 * Check to validate the definition
52 */
53#define OPTION_CPU_CACHE_FLUSH_ON_HALT_FEAT
54#define F10_BL_CPU_CFOH_SUPPORT
55#define F10_DA_CPU_CFOH_SUPPORT
56#define F10_CPU_CFOH_SUPPORT
57#define F15_OR_CPU_CFOH_SUPPORT
58#define F15_TN_CPU_CFOH_SUPPORT
59
60#if OPTION_CPU_CFOH == TRUE
61 #if (AGESA_ENTRY_INIT_POST == TRUE) || (AGESA_ENTRY_INIT_RESUME == TRUE)
62 #ifdef OPTION_FAMILY10H
63 #if OPTION_FAMILY10H == TRUE
64 extern CONST CPU_FEATURE_DESCRIPTOR ROMDATA CpuFeatureCacheFlushOnHalt;
65 #undef OPTION_CPU_CACHE_FLUSH_ON_HALT_FEAT
66 #define OPTION_CPU_CACHE_FLUSH_ON_HALT_FEAT &CpuFeatureCacheFlushOnHalt,
67
68 #if OPTION_FAMILY10H_BL == TRUE
69 extern CONST CPU_CFOH_FAMILY_SERVICES ROMDATA F10BlCacheFlushOnHalt;
70 #undef F10_BL_CPU_CFOH_SUPPORT
71 #define F10_BL_CPU_CFOH_SUPPORT {AMD_FAMILY_10_BL, &F10BlCacheFlushOnHalt},
72 #endif
73
74 #if OPTION_FAMILY10H_DA == TRUE
75 extern CONST CPU_CFOH_FAMILY_SERVICES ROMDATA F10DaCacheFlushOnHalt;
76 #undef F10_DA_CPU_CFOH_SUPPORT
77 #define F10_DA_CPU_CFOH_SUPPORT {AMD_FAMILY_10_DA, &F10DaCacheFlushOnHalt},
78 #endif
79
80 #if (OPTION_FAMILY10H_RB == TRUE) || (OPTION_FAMILY10H_HY == TRUE) || (OPTION_FAMILY10H_PH == TRUE)
81 extern CONST CPU_CFOH_FAMILY_SERVICES ROMDATA F10CacheFlushOnHalt;
82 #undef F10_CPU_CFOH_SUPPORT
83 #define F10_CPU_CFOH_SUPPORT {AMD_FAMILY_10_RB | AMD_FAMILY_10_HY | AMD_FAMILY_10_PH, &F10CacheFlushOnHalt},
84 #endif
85 #endif
86 #endif
87
88 #ifdef OPTION_FAMILY15H
89 #if OPTION_FAMILY15H == TRUE
90 extern CONST CPU_FEATURE_DESCRIPTOR ROMDATA CpuFeatureCacheFlushOnHalt;
91 #undef OPTION_CPU_CACHE_FLUSH_ON_HALT_FEAT
92 #define OPTION_CPU_CACHE_FLUSH_ON_HALT_FEAT &CpuFeatureCacheFlushOnHalt,
93
94 #if OPTION_FAMILY15H_OR == TRUE
95 extern CONST CPU_CFOH_FAMILY_SERVICES ROMDATA F15OrCacheFlushOnHalt;
96 #undef F15_OR_CPU_CFOH_SUPPORT
97 #define F15_OR_CPU_CFOH_SUPPORT {AMD_FAMILY_15_OR, &F15OrCacheFlushOnHalt},
98 #endif
99
100 #if OPTION_FAMILY15H_TN == TRUE
101 extern CONST CPU_CFOH_FAMILY_SERVICES ROMDATA F15TnCacheFlushOnHalt;
102 #undef F15_TN_CPU_CFOH_SUPPORT
103 #define F15_TN_CPU_CFOH_SUPPORT {AMD_FAMILY_15_TN, &F15TnCacheFlushOnHalt},
104 #endif
105
106 #endif
107 #endif
108 #endif
109#endif
110
111CONST CPU_SPECIFIC_SERVICES_XLAT ROMDATA CacheFlushOnHaltFamilyServiceArray[] =
112{
113 F10_BL_CPU_CFOH_SUPPORT
114 F10_DA_CPU_CFOH_SUPPORT
115 F10_CPU_CFOH_SUPPORT
116 F15_OR_CPU_CFOH_SUPPORT
117 F15_TN_CPU_CFOH_SUPPORT
118 {0, NULL},
119 {0, NULL}
120};
121CONST CPU_FAMILY_SUPPORT_TABLE ROMDATA CacheFlushOnHaltFamilyServiceTable =
122{
123 (sizeof (CacheFlushOnHaltFamilyServiceArray) / sizeof (CPU_SPECIFIC_SERVICES_XLAT)),
124 &CacheFlushOnHaltFamilyServiceArray[0]
125};
126
127#endif // _OPTION_CPU_CACHEFLUSHONHALT_INSTALL_H_