blob: 52d23714ffa8248a9449472cbbfd97e09cdfdd87 [file] [log] [blame]
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -07001/* SPDX-License-Identifier: GPL-2.0-only */
2
3#include <arch/bert_storage.h>
4#include <console/console.h>
Pratikkumar Prajapati0dc607f2023-07-10 15:44:21 -07005#include <cpu/cpu.h>
6#include <cpu/intel/cpu_ids.h>
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -07007#include <delay.h>
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -07008#include <device/pci_ops.h>
9#include <intelblocks/crashlog.h>
10#include <intelblocks/pmc_ipc.h>
11#include <soc/crashlog.h>
12#include <soc/iomap.h>
13#include <soc/pci_devs.h>
14#include <string.h>
15
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -070016#define CONTROL_INTERFACE_OFFSET 0x5
17#define CRASHLOG_PUNIT_STORAGE_OFF_MASK BIT(24)
18#define CRASHLOG_RE_ARM_STATUS_MASK BIT(25)
19#define CRASHLOG_CONSUMED_MASK BIT(31)
Pratikkumar Prajapati6cba9762023-07-10 17:16:11 -070020
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070021/* global crashLog info */
22static bool m_pmc_crashLog_support;
23static bool m_pmc_crashLog_present;
24static bool m_cpu_crashLog_support;
25static bool m_cpu_crashLog_present;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070026static u32 m_pmc_crashLog_size;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070027static u32 m_cpu_crashLog_size;
28static u32 cpu_crash_version;
29static pmc_ipc_discovery_buf_t discovery_buf;
30static pmc_crashlog_desc_table_t descriptor_table;
31static tel_crashlog_devsc_cap_t cpu_cl_devsc_cap;
32static cpu_crashlog_discovery_table_t cpu_cl_disc_tab;
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -070033static u32 disc_tab_addr;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070034
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -070035static u64 get_disc_tab_header(void)
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070036{
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -070037 return read64((void *)disc_tab_addr);
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070038}
39
40/* Get the SRAM BAR. */
41static uintptr_t get_sram_bar(pci_devfn_t sram_devfn)
42{
43 uintptr_t sram_bar;
44 const struct device *dev;
45 struct resource *res;
46
47 dev = pcidev_path_on_root(sram_devfn);
48 if (!dev) {
49 printk(BIOS_ERR, "device: 0x%x not found!\n", sram_devfn);
50 return 0;
51 }
52
53 res = probe_resource(dev, PCI_BASE_ADDRESS_0);
54 if (!res) {
55 printk(BIOS_ERR, "SOC SRAM device not found!\n");
56 return 0;
57 }
58
59 /* Get the base address of the resource */
60 sram_bar = res->base;
61
62 return sram_bar;
63}
64
65static void configure_sram(const struct device *sram_dev, u32 base_addr)
66{
67 pci_update_config16(sram_dev, PCI_COMMAND, ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY), 0);
68
69 /* Program BAR 0 and enable command register memory space decoding */
70 pci_write_config32(sram_dev, PCI_BASE_ADDRESS_0, base_addr);
71 pci_or_config16(sram_dev, PCI_COMMAND, PCI_COMMAND_MEMORY);
72}
73
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -070074void cl_get_pmc_sram_data(cl_node_t *head)
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070075{
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070076 u32 pmc_sram_base = cl_get_cpu_tmp_bar();
77 u32 ioe_sram_base = get_sram_bar(PCI_DEVFN_IOE_SRAM);
78 u32 pmc_crashLog_size = cl_get_pmc_record_size();
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -070079 cl_node_t *cl_cur = head;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070080
81 if (!pmc_crashLog_size) {
82 printk(BIOS_ERR, "No PMC crashlog records\n");
83 return;
84 }
85
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -070086 if (!pmc_sram_base) {
87 printk(BIOS_ERR, "PMC SRAM base not valid\n");
88 return;
89 }
90
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -070091 if (!ioe_sram_base) {
92 printk(BIOS_ERR, "IOE SRAM base not valid\n");
93 return;
94 }
95
96 configure_sram(PCI_DEV_IOE_SRAM, ioe_sram_base);
97
98 if (!cl_pmc_sram_has_mmio_access())
99 return;
100
101 if (!cl_ioe_sram_has_mmio_access())
102 return;
103
104 printk(BIOS_DEBUG, "PMC crashLog size : 0x%x\n", pmc_crashLog_size);
105
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700106 /* goto tail node */
107 while (cl_cur && cl_cur->next) {
108 cl_cur = cl_cur->next;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700109 }
110
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700111 /* process crashlog records */
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700112 for (int i = 0; i < descriptor_table.numb_regions + 1; i++) {
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700113
114 u32 sram_base = 0;
115 bool pmc_sram = true;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700116 printk(BIOS_DEBUG, "Region[0x%x].Tag=0x%x offset=0x%x, size=0x%x\n",
117 i,
118 descriptor_table.regions[i].bits.assign_tag,
119 descriptor_table.regions[i].bits.offset,
120 descriptor_table.regions[i].bits.size);
121
122 if (!descriptor_table.regions[i].bits.size)
123 continue;
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700124
Pratikkumar Prajapati458e2552023-07-31 15:58:18 -0700125 /*
126 * Region with metadata TAG contains information about BDF entry for SOC PMC SRAM
127 * and IOE SRAM. We don't need to parse this as we already define BDFs in
128 * soc/pci_devs.h for these SRAMs. Also we need to skip this region as it does not
129 * contain any crashlog data.
130 */
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700131 if (descriptor_table.regions[i].bits.assign_tag ==
Pratikkumar Prajapati458e2552023-07-31 15:58:18 -0700132 CRASHLOG_DESCRIPTOR_TABLE_TAG_META) {
133 pmc_crashLog_size -= descriptor_table.regions[i].bits.size *
134 sizeof(u32);
135 printk(BIOS_DEBUG, "Found metadata tag. PMC crashlog size adjusted to: 0x%x\n",
136 pmc_crashLog_size);
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700137 continue;
138 } else {
139 if (descriptor_table.regions[i].bits.assign_tag ==
140 CRASHLOG_DESCRIPTOR_TABLE_TAG_SOC)
141 sram_base = pmc_sram_base;
142 else if (descriptor_table.regions[i].bits.assign_tag ==
143 CRASHLOG_DESCRIPTOR_TABLE_TAG_IOE)
144 sram_base = ioe_sram_base;
145 else
146 continue;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700147
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700148 cl_node_t *cl_node = malloc_cl_node(descriptor_table.regions[i].bits.size);
149
150 if (!cl_node) {
151 printk(BIOS_DEBUG, "failed to allocate cl_node [region = %d]\n", i);
152 goto pmc_send_re_arm_after_reset;
153 }
154
155 if (cl_copy_data_from_sram(sram_base,
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700156 descriptor_table.regions[i].bits.offset,
157 descriptor_table.regions[i].bits.size,
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700158 cl_node->data,
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700159 i,
160 pmc_sram)) {
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700161 cl_cur->next = cl_node;
162 cl_cur = cl_cur->next;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700163 } else {
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700164 /* coping data from sram failed */
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700165 pmc_crashLog_size -= descriptor_table.regions[i].bits.size *
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700166 sizeof(u32);
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700167 printk(BIOS_DEBUG, "PMC crashlog size adjusted to: 0x%x\n",
168 pmc_crashLog_size);
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700169 /* free cl_node */
170 free_cl_node(cl_node);
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700171 }
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700172 }
173 }
174
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700175 update_new_pmc_crashlog_size(&pmc_crashLog_size);
176
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700177pmc_send_re_arm_after_reset:
178 /* when bit 7 of discov cmd resp is set -> bit 2 of size field */
179 cl_pmc_re_arm_after_reset();
180
181 /* Clear the SSRAM region after copying the error log */
182 cl_pmc_clear();
183}
184
185bool pmc_cl_discovery(void)
186{
187 u32 bar_addr = 0, desc_table_addr = 0;
188
189 const struct pmc_ipc_buffer req = { 0 };
190 struct pmc_ipc_buffer res;
191 uint32_t cmd_reg;
192 int r;
193
194 cmd_reg = pmc_make_ipc_cmd(PMC_IPC_CMD_CRASHLOG,
195 PMC_IPC_CMD_ID_CRASHLOG_DISCOVERY,
196 PMC_IPC_CMD_SIZE_SHIFT);
197 printk(BIOS_DEBUG, "cmd_reg from pmc_make_ipc_cmd %d in %s\n", cmd_reg, __func__);
198
199 r = pmc_send_ipc_cmd(cmd_reg, &req, &res);
200
201 if (r < 0) {
202 printk(BIOS_ERR, "pmc_send_ipc_cmd failed in %s\n", __func__);
203 return false;
204 }
205 discovery_buf.conv_val_64_bits = ((u64)res.buf[1] << 32) | res.buf[0];
206
207 if ((discovery_buf.conv_bits64.supported != 1) ||
208 (discovery_buf.conv_bits64.discov_mechanism == 0) ||
209 (discovery_buf.conv_bits64.crash_dis_sts == 1)) {
210 printk(BIOS_INFO, "PCH crashlog feature not supported.\n");
211 m_pmc_crashLog_support = false;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700212 m_pmc_crashLog_size = 0;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700213 printk(BIOS_DEBUG, "discovery_buf supported: %d, mechanism: %d, CrashDisSts: %d\n",
214 discovery_buf.conv_bits64.supported,
215 discovery_buf.conv_bits64.discov_mechanism,
216 discovery_buf.conv_bits64.crash_dis_sts);
217 return false;
218 }
219
220 printk(BIOS_INFO, "PMC crashlog feature is supported.\n");
221 m_pmc_crashLog_support = true;
222
223 /* Program BAR 0 and enable command register memory space decoding */
224 bar_addr = get_sram_bar(PCI_DEVFN_SRAM);
225 if (bar_addr == 0) {
226 printk(BIOS_ERR, "PCH SRAM not available, crashlog feature can't be enabled.\n");
227 return false;
228 }
229
230 configure_sram(PCI_DEV_SRAM, bar_addr);
231
232 desc_table_addr = bar_addr + discovery_buf.conv_bits64.desc_tabl_offset;
233 m_pmc_crashLog_size = pmc_cl_gen_descriptor_table(desc_table_addr,
234 &descriptor_table);
235 printk(BIOS_DEBUG, "PMC CrashLog size in discovery mode: 0x%X\n",
236 m_pmc_crashLog_size);
237 m_pmc_crashLog_present = m_pmc_crashLog_size > 0;
238
239 return true;
240}
241
242u32 cl_get_cpu_bar_addr(void)
243{
244 u32 base_addr = 0;
245 if (cpu_cl_devsc_cap.discovery_data.fields.t_bir_q == TEL_DVSEC_TBIR_BAR0) {
246 base_addr = pci_read_config32(PCI_DEV_TELEMETRY, PCI_BASE_ADDRESS_0) &
247 ~PCI_BASE_ADDRESS_MEM_ATTR_MASK;
248 } else if (cpu_cl_devsc_cap.discovery_data.fields.t_bir_q == TEL_DVSEC_TBIR_BAR1) {
249 base_addr = pci_read_config32(PCI_DEV_TELEMETRY, PCI_BASE_ADDRESS_1) &
250 ~PCI_BASE_ADDRESS_MEM_ATTR_MASK;
251 } else {
252 printk(BIOS_ERR, "Invalid TEL_CFG_BAR value %d, discovery failure expected.\n",
253 cpu_cl_devsc_cap.discovery_data.fields.t_bir_q);
254 }
255
256 return base_addr;
257}
258
259u32 cl_get_cpu_tmp_bar(void)
260{
261 return get_sram_bar(PCI_DEVFN_SRAM);
262}
263
264bool cl_pmc_sram_has_mmio_access(void)
265{
266 if (pci_read_config16(PCI_DEV_SRAM, PCI_VENDOR_ID) == 0xFFFF) {
267 printk(BIOS_ERR, "PMC SSRAM PCI device disabled. Can be enabled in device tree.\n");
268 return false;
269 }
270
271 return true;
272}
273
274bool cl_ioe_sram_has_mmio_access(void)
275{
276 if (pci_read_config16(PCI_DEV_IOE_SRAM, PCI_VENDOR_ID) == 0xFFFF) {
277 printk(BIOS_ERR, "IOE SSRAM PCI device disabled. Can be enabled in device tree.\n");
278 return false;
279 }
280 return true;
281}
282
283static bool cpu_cl_get_capability(tel_crashlog_devsc_cap_t *cl_devsc_cap)
284{
285 cl_devsc_cap->cap_data.data = pci_read_config32(PCI_DEV_TELEMETRY,
286 TEL_DVSEC_OFFSET + TEL_DVSEC_PCIE_CAP_ID);
287 if (cl_devsc_cap->cap_data.fields.pcie_cap_id != TELEMETRY_EXTENDED_CAP_ID) {
288 printk(BIOS_DEBUG, "Read ID for Telemetry: 0x%x differs from expected: 0x%x\n",
289 cl_devsc_cap->cap_data.fields.pcie_cap_id, TELEMETRY_EXTENDED_CAP_ID);
290 return false;
291 }
292
293 /* walk through the entries until crashLog entry */
294 cl_devsc_cap->devsc_data.data_32[1] = pci_read_config32(PCI_DEV_TELEMETRY, TEL_DVSEV_ID);
295 int new_offset = 0;
296 while (cl_devsc_cap->devsc_data.fields.devsc_id != CRASHLOG_DVSEC_ID) {
297 if (cl_devsc_cap->cap_data.fields.next_cap_offset == 0
298 || cl_devsc_cap->cap_data.fields.next_cap_offset == 0xFFFF) {
299 printk(BIOS_DEBUG, "Read invalid pcie_cap_id value: 0x%x\n",
300 cl_devsc_cap->cap_data.fields.pcie_cap_id);
301 return false;
302 }
303 new_offset = cl_devsc_cap->cap_data.fields.next_cap_offset;
304 cl_devsc_cap->cap_data.data = pci_read_config32(PCI_DEV_TELEMETRY,
305 new_offset + TEL_DVSEC_PCIE_CAP_ID);
306 cl_devsc_cap->devsc_data.data_32[1] = pci_read_config32(PCI_DEV_TELEMETRY,
307 new_offset + TEL_DVSEV_ID);
308 }
309 cpu_crash_version = cl_devsc_cap->devsc_data.fields.devsc_ver;
310
311 cl_devsc_cap->discovery_data.data = pci_read_config32(PCI_DEV_TELEMETRY, new_offset
312 + TEL_DVSEV_DISCOVERY_TABLE_OFFSET);
313
314 return true;
315}
316
Pratikkumar Prajapati0dc607f2023-07-10 15:44:21 -0700317static u32 get_disc_table_offset(void)
318{
319 u32 offset = cpu_cl_devsc_cap.discovery_data.fields.discovery_table_offset;
320 if (cpu_get_cpuid() >= CPUID_METEORLAKE_B0) {
321 offset <<= 3;
322 printk(BIOS_DEBUG, "adjusted cpu discovery table offset: 0x%x\n", offset);
323 }
324
325 return offset;
326}
327
Pratikkumar Prajapati6cba9762023-07-10 17:16:11 -0700328static bool is_crashlog_data_valid(u32 dw0)
329{
330 return (dw0 != 0x0 && dw0 != INVALID_CRASHLOG_RECORD);
331}
332
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700333static bool cpu_cl_gen_discovery_table(void)
334{
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -0700335 u32 bar_addr = cl_get_cpu_bar_addr();
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700336
337 if (!bar_addr)
338 return false;
339
Pratikkumar Prajapati0dc607f2023-07-10 15:44:21 -0700340 disc_tab_addr = bar_addr + get_disc_table_offset();
Pratikkumar Prajapati6cba9762023-07-10 17:16:11 -0700341
342 u32 dw0 = read32((u32 *)disc_tab_addr);
343 if (!is_crashlog_data_valid(dw0))
344 return false;
345
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700346 memset(&cpu_cl_disc_tab, 0, sizeof(cpu_crashlog_discovery_table_t));
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -0700347 cpu_cl_disc_tab.header.data = get_disc_tab_header();
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700348 printk(BIOS_DEBUG, "cpu_crashlog_discovery_table buffer count: 0x%x\n",
349 cpu_cl_disc_tab.header.fields.count);
350
351 int cur_offset = 0;
352 for (int i = 0; i < cpu_cl_disc_tab.header.fields.count; i++) {
Pratikkumar Prajapati6cba9762023-07-10 17:16:11 -0700353 cur_offset = 8 + 24 * i;
354
355 dw0 = read32((u32 *)disc_tab_addr + cur_offset);
356 if (!is_crashlog_data_valid(dw0))
357 continue;
358
359 if (dw0 & CRASHLOG_CONSUMED_MASK) {
360 printk(BIOS_DEBUG, "cpu crashlog records already consumed."
361 "id: 0x%x dw0: 0x%x\n", i, dw0);
362 break;
363 }
364
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -0700365 cpu_cl_disc_tab.buffers[i].data = read64((void *)(disc_tab_addr + cur_offset));
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700366 printk(BIOS_DEBUG, "cpu_crashlog_discovery_table buffer: 0x%x size: "
367 "0x%x offset: 0x%x\n", i, cpu_cl_disc_tab.buffers[i].fields.size,
368 cpu_cl_disc_tab.buffers[i].fields.offset);
369 m_cpu_crashLog_size += cpu_cl_disc_tab.buffers[i].fields.size * sizeof(u32);
370 }
371
372 if (m_cpu_crashLog_size > 0)
373 m_cpu_crashLog_present = true;
374 else
375 m_cpu_crashLog_present = false;
376
377 return true;
378}
379
380bool cpu_cl_discovery(void)
381{
382 memset(&cpu_cl_devsc_cap, 0, sizeof(tel_crashlog_devsc_cap_t));
383
384 if (!cpu_cl_get_capability(&cpu_cl_devsc_cap)) {
385 printk(BIOS_ERR, "CPU crashlog capability not found.\n");
386 m_cpu_crashLog_support = false;
387 return false;
388 }
389
390 m_cpu_crashLog_support = true;
391
392 if (!cpu_cl_gen_discovery_table()) {
393 printk(BIOS_ERR, "CPU crashlog discovery table not valid.\n");
394 m_cpu_crashLog_present = false;
395 return false;
396 }
397
398 return true;
399}
400
401void reset_discovery_buffers(void)
402{
403 memset(&discovery_buf, 0, sizeof(pmc_ipc_discovery_buf_t));
404 memset(&descriptor_table, 0, sizeof(pmc_crashlog_desc_table_t));
405 memset(&cpu_cl_devsc_cap, 0, sizeof(tel_crashlog_devsc_cap_t));
406}
407
408int cl_get_total_data_size(void)
409{
Pratikkumar Prajapati4db92132023-10-05 13:12:12 -0700410 printk(BIOS_DEBUG, "crashlog size:pmc-0x%x, cpu-0x%x\n",
411 m_pmc_crashLog_size, m_cpu_crashLog_size);
412 return m_pmc_crashLog_size + m_cpu_crashLog_size;
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700413}
414
Pratikkumar Prajapatiedef7d42023-08-15 12:03:19 -0700415static u32 get_control_status_interface(void)
416{
417 if (disc_tab_addr)
418 return (disc_tab_addr + CONTROL_INTERFACE_OFFSET * sizeof(u32));
419 return 0;
420}
421
422int cpu_cl_clear_data(void)
423{
424 return 0;
425}
426
427static bool wait_and_check(u32 bit_mask)
428{
429 u32 stall_cnt = 0;
430
431 do {
432 cpu_cl_disc_tab.header.data = get_disc_tab_header();
433 udelay(CPU_CRASHLOG_WAIT_STALL);
434 stall_cnt++;
435 } while (((cpu_cl_disc_tab.header.data & bit_mask) == 0) &&
436 ((stall_cnt * CPU_CRASHLOG_WAIT_STALL) < CPU_CRASHLOG_WAIT_TIMEOUT));
437
438 return (cpu_cl_disc_tab.header.data & bit_mask);
439}
440
441void cpu_cl_rearm(void)
442{
443 u32 ctrl_sts_intfc_addr = get_control_status_interface();
444
445 if (!ctrl_sts_intfc_addr) {
446 printk(BIOS_ERR, "CPU crashlog control and status interface address not valid\n");
447 return;
448 }
449
450 /* Rearm the CPU crashlog. Crashlog does not get collected if rearming fails */
451 cl_punit_control_interface_t punit_ctrl_intfc;
452 memset(&punit_ctrl_intfc, 0, sizeof(cl_punit_control_interface_t));
453 punit_ctrl_intfc.fields.set_re_arm = 1;
454 write32((u32 *)(ctrl_sts_intfc_addr), punit_ctrl_intfc.data);
455
456 if (!wait_and_check(CRASHLOG_RE_ARM_STATUS_MASK))
457 printk(BIOS_ERR, "CPU crashlog re_arm not asserted\n");
458 else
459 printk(BIOS_DEBUG, "CPU crashlog re_arm asserted\n");
460}
461
462void cpu_cl_cleanup(void)
463{
464 /* Perform any SOC specific cleanup after reading the crashlog data from SRAM */
465 u32 ctrl_sts_intfc_addr = get_control_status_interface();
466
467 if (!ctrl_sts_intfc_addr) {
468 printk(BIOS_ERR, "CPU crashlog control and status interface address not valid\n");
469 return;
470 }
471
472 /* If storage-off is supported, turn off the PUNIT SRAM
473 * stroage to save power. This clears crashlog records also.
474 */
475
476 if (!cpu_cl_disc_tab.header.fields.storage_off_support) {
477 printk(BIOS_INFO, "CPU crashlog storage_off not supported\n");
478 return;
479 }
480
481 cl_punit_control_interface_t punit_ctrl_intfc;
482 memset(&punit_ctrl_intfc, 0, sizeof(cl_punit_control_interface_t));
483 punit_ctrl_intfc.fields.set_storage_off = 1;
484 write32((u32 *)(ctrl_sts_intfc_addr), punit_ctrl_intfc.data);
485
486 if (!wait_and_check(CRASHLOG_PUNIT_STORAGE_OFF_MASK))
487 printk(BIOS_ERR, "CPU crashlog storage_off not asserted\n");
488 else
489 printk(BIOS_DEBUG, "CPU crashlog storage_off asserted\n");
490}
491
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700492pmc_ipc_discovery_buf_t cl_get_pmc_discovery_buf(void)
493{
494 return discovery_buf;
495}
496
497pmc_crashlog_desc_table_t cl_get_pmc_descriptor_table(void)
498{
499 return descriptor_table;
500}
501
502int cl_get_pmc_record_size(void)
503{
504 return m_pmc_crashLog_size;
505}
506
507int cl_get_cpu_record_size(void)
508{
509 return m_cpu_crashLog_size;
510}
511
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700512bool cl_cpu_data_present(void)
513{
514 return m_cpu_crashLog_present;
515}
516
517bool cl_pmc_data_present(void)
518{
519 return m_pmc_crashLog_present;
520}
521
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700522bool cpu_crashlog_support(void)
523{
524 return m_cpu_crashLog_support;
525}
526
527bool pmc_crashlog_support(void)
528{
529 return m_pmc_crashLog_support;
530}
531
532void update_new_pmc_crashlog_size(u32 *pmc_crash_size)
533{
534 m_pmc_crashLog_size = *pmc_crash_size;
535}
536
Pratikkumar Prajapati17e94902023-05-25 16:53:44 -0700537cpu_crashlog_discovery_table_t cl_get_cpu_discovery_table(void)
538{
539 return cpu_cl_disc_tab;
540}
541
542void update_new_cpu_crashlog_size(u32 *cpu_crash_size)
543{
544 m_cpu_crashLog_size = *cpu_crash_size;
545}