Angel Pons | 4b42983 | 2020-04-02 23:48:50 +0200 | [diff] [blame^] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
| 2 | /* This file is part of the coreboot project. */ |
Patrick Georgi | 2efc880 | 2012-11-06 11:03:53 +0100 | [diff] [blame] | 3 | |
| 4 | #ifndef NORTHBRIDGE_INTEL_GM45_CHIP_H |
| 5 | #define NORTHBRIDGE_INTEL_GM45_CHIP_H |
| 6 | |
Vladimir Serbinenko | a71bdc3 | 2014-08-30 00:35:39 +0200 | [diff] [blame] | 7 | #include <drivers/intel/gma/i915.h> |
| 8 | |
Patrick Georgi | 2efc880 | 2012-11-06 11:03:53 +0100 | [diff] [blame] | 9 | struct northbridge_intel_gm45_config { |
Nico Huber | b851cc6 | 2016-01-09 23:27:16 +0100 | [diff] [blame] | 10 | u16 gpu_panel_power_up_delay; /* T1+T2 time sequence */ |
| 11 | u16 gpu_panel_power_down_delay; /* T3 time sequence */ |
| 12 | u16 gpu_panel_power_backlight_on_delay; /* T5 time sequence */ |
| 13 | u16 gpu_panel_power_backlight_off_delay; /* Tx time sequence */ |
| 14 | u8 gpu_panel_power_cycle_delay; /* T4 time sequence */ |
Vladimir Serbinenko | a71bdc3 | 2014-08-30 00:35:39 +0200 | [diff] [blame] | 15 | struct i915_gpu_controller_info gfx; |
Arthur Heymans | 20cb85f | 2017-04-29 14:31:32 +0200 | [diff] [blame] | 16 | u16 default_pwm_freq; |
Arthur Heymans | 12bed26 | 2016-11-24 13:23:05 +0100 | [diff] [blame] | 17 | u8 duty_cycle; |
Patrick Rudolph | 266a1f7 | 2016-06-09 18:13:34 +0200 | [diff] [blame] | 18 | |
| 19 | /* |
| 20 | * Maximum PCI mmio size in MiB. |
| 21 | */ |
| 22 | u16 pci_mmio_size; |
Patrick Georgi | 2efc880 | 2012-11-06 11:03:53 +0100 | [diff] [blame] | 23 | }; |
| 24 | |
| 25 | #endif /* NORTHBRIDGE_INTEL_GM45_CHIP_H */ |