blob: ae11d6a020f8b309b7b9011afd6f82ae48306013 [file] [log] [blame]
Martin Rothe6df0412014-07-28 14:22:32 -06001##
2## This file is part of the coreboot project.
3##
4## Copyright (C) 2013-2014 Sage Electronic Engineering, LLC.
York Yang4a91f642014-11-25 15:54:08 -07005## Copyright (C) 2014 Intel Corporation
Martin Rothe6df0412014-07-28 14:22:32 -06006##
7## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
16## You should have received a copy of the GNU General Public License
17## along with this program; if not, write to the Free Software
18## Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19##
20
21chip soc/intel/fsp_baytrail
22
23 #### ACPI Register Settings ####
24 register "fadt_pm_profile" = "PM_UNSPECIFIED"
25 register "fadt_boot_arch" = "ACPI_FADT_LEGACY_FREE"
26
27 #### FSP register settings ####
Martin Rothe55a7c52014-11-16 17:09:15 -070028 register "PcdSataMode" = "SATA_MODE_AHCI"
29 register "PcdMrcInitSPDAddr1" = "SPD_ADDR_DEFAULT"
30 register "PcdMrcInitSPDAddr2" = "SPD_ADDR_DEFAULT"
31 register "PcdMrcInitTsegSize" = "TSEG_SIZE_8_MB"
32 register "PcdMrcInitMmioSize" = "MMIO_SIZE_DEFAULT"
33 register "PcdeMMCBootMode" = "EMMC_FOLLOWS_DEVICETREE"
34 register "PcdIgdDvmt50PreAlloc" = "IGD_MEMSIZE_DEFAULT"
35 register "PcdApertureSize" = "APERTURE_SIZE_DEFAULT"
36 register "PcdGttSize" = "GTT_SIZE_DEFAULT"
37 register "PcdLpssSioEnablePciMode" = "LPSS_PCI_MODE_DEFAULT"
Martin Rothe6df0412014-07-28 14:22:32 -060038 register "AzaliaAutoEnable" = "AZALIA_FOLLOWS_DEVICETREE"
39 register "LpeAcpiModeEnable" = "LPE_ACPI_MODE_DISABLED"
York Yang4a91f642014-11-25 15:54:08 -070040 register "IgdRenderStandby" = "IGD_RENDER_STANDBY_ENABLE"
41 register "EnableMemoryDown" = "MEMORY_DOWN_ENABLE"
42 register "DRAMSpeed" = "DRAM_SPEED_1066MHZ"
43 register "DRAMType" = "DRAM_TYPE_DDR3L"
44 register "DIMM0Enable" = "DIMM0_ENABLE"
45 register "DIMM1Enable" = "DIMM1_DISABLE"
46 register "DIMMDWidth" = "DIMM_DWIDTH_X16"
47 register "DIMMDensity" = "DIMM_DENSITY_2G_BIT"
48 register "DIMMBusWidth" = "DIMM_BUS_WIDTH_64BIT"
49 register "DIMMSides" = "DIMM_SIDES_1RANK"
50 register "DIMMtCL" = "11"
51 register "DIMMtRPtRCD" = "11"
52 register "DIMMtWR" = "12"
53 register "DIMMtWTR" = "6"
54 register "DIMMtRRD" = "6"
55 register "DIMMtRTP" = "6"
56 register "DIMMtFAW" = "20"
Martin Rothe6df0412014-07-28 14:22:32 -060057
58 device cpu_cluster 0 on
59 device lapic 0 on end
60 end
61
62 device domain 0 on
63 device pci 00.0 on end # 8086 0F00 - SoC router -
64 device pci 02.0 on end # 8086 0F31 - GFX micro HDMI
65 device pci 03.0 off end # 8086 0F38 - MIPI -
66
67 device pci 10.0 off end # 8086 0F14 - EMMC Port -
68 device pci 11.0 off end # 8086 0F15 - SDIO Port -
69 device pci 12.0 on end # 8086 0F16 - SD Port MicroSD on SD3
70 device pci 13.0 on end # 8086 0F23 - SATA AHCI Onboard & HSEC
71 device pci 14.0 on end # 8086 0F35 - USB XHCI Onboard & HSEC
72 device pci 15.0 on end # 8086 0F28 - LP Engine Audio LSEC
73 device pci 17.0 off end # 8086 0F50 - MMC Port -
74 device pci 18.0 on end # 8086 0F40 - SIO - DMA -
75 device pci 18.1 off end # 8086 0F41 - I2C Port 1 (0) -
76 device pci 18.2 off end # 8086 0F42 - I2C Port 2 (1) - (testpoints)
77 device pci 18.3 off end # 8086 0F43 - I2C Port 3 (2) -
78 device pci 18.4 off end # 8086 0F44 - I2C Port 4 (3) -
79 device pci 18.5 off end # 8086 0F45 - I2C Port 5 (4) -
80 device pci 18.6 on end # 8086 0F46 - I2C Port 6 (5) LSEC
81 device pci 18.7 on end # 8086 0F47 - I2C Port 7 (6) HSEC
82 device pci 1a.0 on end # 8086 0F18 - TXE -
83 device pci 1b.0 off end # 8086 0F04 - HD Audio -
84 device pci 1c.0 off end # 8086 0F48 - PCIe Port 1 (0) -
85 device pci 1c.1 off end # 8086 0F4A - PCIe Port 2 (1) -
86 device pci 1c.2 on end # 8086 0F4C - PCIe Port 3 (2) Onboard GBE
87 device pci 1c.3 on end # 8086 0F4E - PCIe Port 4 (3) HSEC
88 device pci 1d.0 off end # 8086 0F34 - USB EHCI -
89 device pci 1e.0 on end # 8086 0F06 - SIO - DMA -
90 device pci 1e.1 on end # 8086 0F08 - PWM 1 LSEC
91 device pci 1e.2 on end # 8086 0F09 - PWM 2 LSEC
92 device pci 1e.3 on end # 8086 0F0A - HSUART 1 LSEC
93 device pci 1e.4 on end # 8086 0F0C - HSUART 2 LSEC
94 device pci 1e.5 on end # 8086 0F0E - SPI LSEC
95 device pci 1f.0 on end # 8086 0F1C - LPC bridge No connector
96 device pci 1f.3 on end # 8086 0F12 - SMBus 0 SPC
97 end
98end