blob: e8d665c32241c78e346b7f972e2dd0dc5e6d64c5 [file] [log] [blame]
Angel Pons16f6aa82020-04-05 15:47:21 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Subrata Banik91e89c52019-11-01 18:30:01 +05302
Furquan Shaikh76cedd22020-05-02 10:24:23 -07003#include <acpi/acpi.h>
Kyösti Mälkki0c1dd9c2020-06-17 23:37:49 +03004#include <acpi/acpi_gnvs.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07005#include <acpi/acpigen.h>
Subrata Banik91e89c52019-11-01 18:30:01 +05306#include <device/mmio.h>
7#include <arch/smp/mpspec.h>
John Zhao49111cd2020-01-03 11:01:23 -08008#include <console/console.h>
Felix Singer5c107042020-07-26 09:22:42 +02009#include <device/device.h>
John Zhao49111cd2020-01-03 11:01:23 -080010#include <device/pci_ops.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053011#include <intelblocks/cpulib.h>
12#include <intelblocks/pmclib.h>
13#include <intelblocks/acpi.h>
14#include <soc/cpu.h>
15#include <soc/iomap.h>
16#include <soc/nvs.h>
17#include <soc/pci_devs.h>
18#include <soc/pm.h>
19#include <soc/soc_chip.h>
Subrata Banikb6df6b02020-01-03 15:29:02 +053020#include <soc/systemagent.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053021#include <string.h>
Subrata Banik91e89c52019-11-01 18:30:01 +053022
23/*
24 * List of supported C-states in this processor.
25 */
26enum {
27 C_STATE_C0, /* 0 */
28 C_STATE_C1, /* 1 */
29 C_STATE_C1E, /* 2 */
30 C_STATE_C6_SHORT_LAT, /* 3 */
31 C_STATE_C6_LONG_LAT, /* 4 */
32 C_STATE_C7_SHORT_LAT, /* 5 */
33 C_STATE_C7_LONG_LAT, /* 6 */
34 C_STATE_C7S_SHORT_LAT, /* 7 */
35 C_STATE_C7S_LONG_LAT, /* 8 */
36 C_STATE_C8, /* 9 */
37 C_STATE_C9, /* 10 */
38 C_STATE_C10, /* 11 */
39 NUM_C_STATES
40};
41
Subrata Banik91e89c52019-11-01 18:30:01 +053042static const acpi_cstate_t cstate_map[NUM_C_STATES] = {
43 [C_STATE_C0] = {},
44 [C_STATE_C1] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070045 .latency = C1_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053046 .power = C1_POWER,
47 .resource = MWAIT_RES(0, 0),
48 },
49 [C_STATE_C1E] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070050 .latency = C1_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053051 .power = C1_POWER,
52 .resource = MWAIT_RES(0, 1),
53 },
54 [C_STATE_C6_SHORT_LAT] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070055 .latency = C6_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053056 .power = C6_POWER,
57 .resource = MWAIT_RES(2, 0),
58 },
59 [C_STATE_C6_LONG_LAT] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070060 .latency = C6_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053061 .power = C6_POWER,
62 .resource = MWAIT_RES(2, 1),
63 },
64 [C_STATE_C7_SHORT_LAT] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070065 .latency = C7_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053066 .power = C7_POWER,
67 .resource = MWAIT_RES(3, 0),
68 },
69 [C_STATE_C7_LONG_LAT] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070070 .latency = C7_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053071 .power = C7_POWER,
72 .resource = MWAIT_RES(3, 1),
73 },
74 [C_STATE_C7S_SHORT_LAT] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070075 .latency = C7_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053076 .power = C7_POWER,
77 .resource = MWAIT_RES(3, 2),
78 },
79 [C_STATE_C7S_LONG_LAT] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070080 .latency = C7_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053081 .power = C7_POWER,
82 .resource = MWAIT_RES(3, 3),
83 },
84 [C_STATE_C8] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070085 .latency = C8_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053086 .power = C8_POWER,
87 .resource = MWAIT_RES(4, 0),
88 },
89 [C_STATE_C9] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070090 .latency = C9_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053091 .power = C9_POWER,
92 .resource = MWAIT_RES(5, 0),
93 },
94 [C_STATE_C10] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -070095 .latency = C10_LATENCY,
Subrata Banik91e89c52019-11-01 18:30:01 +053096 .power = C10_POWER,
97 .resource = MWAIT_RES(6, 0),
98 },
99};
100
101static int cstate_set_non_s0ix[] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -0700102 C_STATE_C1,
Subrata Banik91e89c52019-11-01 18:30:01 +0530103 C_STATE_C6_LONG_LAT,
104 C_STATE_C7S_LONG_LAT
105};
106
107static int cstate_set_s0ix[] = {
Wonkyu Kimec65adc2020-04-27 17:13:41 -0700108 C_STATE_C1,
Subrata Banik91e89c52019-11-01 18:30:01 +0530109 C_STATE_C7S_LONG_LAT,
110 C_STATE_C10
111};
112
113acpi_cstate_t *soc_get_cstate_map(size_t *entries)
114{
115 static acpi_cstate_t map[MAX(ARRAY_SIZE(cstate_set_s0ix),
116 ARRAY_SIZE(cstate_set_non_s0ix))];
117 int *set;
118 int i;
119
120 config_t *config = config_of_soc();
121
122 int is_s0ix_enable = config->s0ix_enable;
123
124 if (is_s0ix_enable) {
125 *entries = ARRAY_SIZE(cstate_set_s0ix);
126 set = cstate_set_s0ix;
127 } else {
128 *entries = ARRAY_SIZE(cstate_set_non_s0ix);
129 set = cstate_set_non_s0ix;
130 }
131
132 for (i = 0; i < *entries; i++) {
133 memcpy(&map[i], &cstate_map[set[i]], sizeof(acpi_cstate_t));
134 map[i].ctype = i + 1;
135 }
136 return map;
137}
138
139void soc_power_states_generation(int core_id, int cores_per_package)
140{
141 config_t *config = config_of_soc();
142
143 if (config->eist_enable)
144 /* Generate P-state tables */
145 generate_p_state_entries(core_id, cores_per_package);
146}
147
148void soc_fill_fadt(acpi_fadt_t *fadt)
149{
150 const uint16_t pmbase = ACPI_BASE_ADDRESS;
151
152 config_t *config = config_of_soc();
153
Meera Ravindranath48c78702019-12-12 10:37:49 +0530154 fadt->pm_tmr_blk = pmbase + PM1_TMR;
155 fadt->pm_tmr_len = 4;
Elyes HAOUAS04071f42020-07-20 17:05:24 +0200156 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
Meera Ravindranath48c78702019-12-12 10:37:49 +0530157 fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
158 fadt->x_pm_tmr_blk.bit_offset = 0;
Patrick Rudolphc02bda02020-02-28 10:19:41 +0100159 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Meera Ravindranath48c78702019-12-12 10:37:49 +0530160 fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
161 fadt->x_pm_tmr_blk.addrh = 0x0;
Subrata Banik91e89c52019-11-01 18:30:01 +0530162
163 if (config->s0ix_enable)
164 fadt->flags |= ACPI_FADT_LOW_PWR_IDLE_S0;
165}
166
167uint32_t soc_read_sci_irq_select(void)
168{
169 uintptr_t pmc_bar = soc_read_pmc_base();
170 return read32((void *)pmc_bar + IRQ_REG);
171}
172
John Zhao49111cd2020-01-03 11:01:23 -0800173static unsigned long soc_fill_dmar(unsigned long current)
174{
John Zhao49111cd2020-01-03 11:01:23 -0800175 uint64_t gfxvtbar = MCHBAR64(GFXVTBAR) & VTBAR_MASK;
176 bool gfxvten = MCHBAR32(GFXVTBAR) & VTBAR_ENABLED;
177
Subrata Banik49a21092021-06-09 03:58:25 +0530178 if (is_devfn_enabled(SA_DEVFN_IGD) && gfxvtbar && gfxvten) {
John Zhao49111cd2020-01-03 11:01:23 -0800179 unsigned long tmp = current;
180
181 current += acpi_create_dmar_drhd(current, 0, 0, gfxvtbar);
John Zhaoae3f524a2021-04-23 10:51:18 -0700182 current += acpi_create_dmar_ds_pci(current, 0, SA_DEV_SLOT_IGD, 0);
John Zhao49111cd2020-01-03 11:01:23 -0800183
184 acpi_dmar_drhd_fixup(tmp, current);
185 }
186
John Zhao49111cd2020-01-03 11:01:23 -0800187 uint64_t ipuvtbar = MCHBAR64(IPUVTBAR) & VTBAR_MASK;
188 bool ipuvten = MCHBAR32(IPUVTBAR) & VTBAR_ENABLED;
189
Subrata Banik49a21092021-06-09 03:58:25 +0530190 if (is_devfn_enabled(SA_DEVFN_IPU) && ipuvtbar && ipuvten) {
John Zhao49111cd2020-01-03 11:01:23 -0800191 unsigned long tmp = current;
192
193 current += acpi_create_dmar_drhd(current, 0, 0, ipuvtbar);
John Zhaoae3f524a2021-04-23 10:51:18 -0700194 current += acpi_create_dmar_ds_pci(current, 0, SA_DEV_SLOT_IPU, 0);
John Zhao49111cd2020-01-03 11:01:23 -0800195
196 acpi_dmar_drhd_fixup(tmp, current);
197 }
198
John Zhao30620832021-04-17 13:00:46 -0700199 /* TCSS Thunderbolt root ports */
200 for (unsigned int i = 0; i < MAX_TBT_PCIE_PORT; i++) {
201 uint64_t tbtbar = MCHBAR64(TBT0BAR + i * 8) & VTBAR_MASK;
202 bool tbten = MCHBAR32(TBT0BAR + i * 8) & VTBAR_ENABLED;
203 if (tbtbar && tbten) {
204 unsigned long tmp = current;
205
206 current += acpi_create_dmar_drhd(current, 0, 0, tbtbar);
John Zhaoae3f524a2021-04-23 10:51:18 -0700207 current += acpi_create_dmar_ds_pci_br(current, 0,
208 SA_DEV_SLOT_TBT, i);
John Zhao30620832021-04-17 13:00:46 -0700209
210 acpi_dmar_drhd_fixup(tmp, current);
211 }
212 }
213
John Zhao49111cd2020-01-03 11:01:23 -0800214 uint64_t vtvc0bar = MCHBAR64(VTVC0BAR) & VTBAR_MASK;
215 bool vtvc0en = MCHBAR32(VTVC0BAR) & VTBAR_ENABLED;
216
217 if (vtvc0bar && vtvc0en) {
218 const unsigned long tmp = current;
219
220 current += acpi_create_dmar_drhd(current,
221 DRHD_INCLUDE_PCI_ALL, 0, vtvc0bar);
222 current += acpi_create_dmar_ds_ioapic(current,
223 2, V_P2SB_CFG_IBDF_BUS, V_P2SB_CFG_IBDF_DEV,
224 V_P2SB_CFG_IBDF_FUNC);
225 current += acpi_create_dmar_ds_msi_hpet(current,
226 0, V_P2SB_CFG_HBDF_BUS, V_P2SB_CFG_HBDF_DEV,
227 V_P2SB_CFG_HBDF_FUNC);
228
229 acpi_dmar_drhd_fixup(tmp, current);
230 }
231
John Zhao49111cd2020-01-03 11:01:23 -0800232 /* Add RMRR entry */
233 const unsigned long tmp = current;
234 current += acpi_create_dmar_rmrr(current, 0,
235 sa_get_gsm_base(), sa_get_tolud_base() - 1);
John Zhaoae3f524a2021-04-23 10:51:18 -0700236 current += acpi_create_dmar_ds_pci(current, 0, SA_DEV_SLOT_IGD, 0);
John Zhao49111cd2020-01-03 11:01:23 -0800237 acpi_dmar_rmrr_fixup(tmp, current);
238
239 return current;
240}
241
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700242unsigned long sa_write_acpi_tables(const struct device *dev, unsigned long current,
John Zhao49111cd2020-01-03 11:01:23 -0800243 struct acpi_rsdp *rsdp)
244{
245 acpi_dmar_t *const dmar = (acpi_dmar_t *)current;
246
247 /*
248 * Create DMAR table only if we have VT-d capability and FSP does not override its
249 * feature.
250 */
251 if ((pci_read_config32(dev, CAPID0_A) & VTD_DISABLE) ||
252 !(MCHBAR32(VTVC0BAR) & VTBAR_ENABLED))
253 return current;
254
255 printk(BIOS_DEBUG, "ACPI: * DMAR\n");
256 acpi_create_dmar(dmar, DMAR_INTR_REMAP | DMA_CTRL_PLATFORM_OPT_IN_FLAG, soc_fill_dmar);
257 current += dmar->header.length;
258 current = acpi_align_current(current);
259 acpi_add_table(rsdp, dmar);
260
261 return current;
262}
263
Kyösti Mälkkic2b0a4f2020-06-28 22:39:59 +0300264void soc_fill_gnvs(struct global_nvs *gnvs)
Subrata Banik91e89c52019-11-01 18:30:01 +0530265{
266 config_t *config = config_of_soc();
267
Subrata Banik91e89c52019-11-01 18:30:01 +0530268 /* Enable DPTF based on mainboard configuration */
269 gnvs->dpte = config->dptf_enable;
270
Subrata Banik91e89c52019-11-01 18:30:01 +0530271 /* Set USB2/USB3 wake enable bitmaps. */
272 gnvs->u2we = config->usb2_wake_enable_bitmap;
273 gnvs->u3we = config->usb3_wake_enable_bitmap;
Subrata Banikb6df6b02020-01-03 15:29:02 +0530274
275 /* Fill in Above 4GB MMIO resource */
276 sa_fill_gnvs(gnvs);
Subrata Banik91e89c52019-11-01 18:30:01 +0530277}
278
279uint32_t acpi_fill_soc_wake(uint32_t generic_pm1_en,
280 const struct chipset_power_state *ps)
281{
282 /*
283 * WAK_STS bit is set when the system is in one of the sleep states
284 * (via the SLP_EN bit) and an enabled wake event occurs. Upon setting
285 * this bit, the PMC will transition the system to the ON state and
286 * can only be set by hardware and can only be cleared by writing a one
287 * to this bit position.
288 */
289
290 generic_pm1_en |= WAK_STS | RTC_EN | PWRBTN_EN;
291 return generic_pm1_en;
292}
293
294int soc_madt_sci_irq_polarity(int sci)
295{
296 return MP_IRQ_POLARITY_HIGH;
297}