blob: ad75a13611f81a3e08c9952466720721bae9d11e [file] [log] [blame]
Tim Crawford683de122023-03-02 09:44:40 -07001chip soc/intel/alderlake
Tim Crawford683de122023-03-02 09:44:40 -07002 register "power_limits_config[ADL_P_642_682_45W_CORE]" = "{
3 .tdp_pl1_override = 45,
4 .tdp_pl2_override = 115,
5 .tdp_psyspl2 = 135,
Tim Crawford683de122023-03-02 09:44:40 -07006 }"
7
8 # Thermal
9 register "tcc_offset" = "10"
10
11 # GPE configuration
12 register "pmc_gpe0_dw0" = "PMC_GPP_A"
13 register "pmc_gpe0_dw1" = "PMC_GPP_R"
14 register "pmc_gpe0_dw2" = "PMC_GPD"
15
16 device domain 0 on
17 subsystemid 0x1558 0x65f5 inherit
18
19 device ref pcie5_0 on
20 # CPU PCIe RP#2 x8, Clock 3 (DGPU)
21 register "cpu_pcie_rp[CPU_RP(2)]" = "{
22 .clk_src = 3,
23 .clk_req = 3,
24 .flags = PCIE_RP_LTR,
25 }"
26 end
27 device ref igpu on
28 register "ddi_portA_config" = "1"
29 register "ddi_ports_config[DDI_PORT_A]" = "DDI_ENABLE_HPD"
30 end
31 device ref pcie4_0 on
32 # CPU PCIe RP#1 x4, Clock 0 (SSD1)
33 register "cpu_pcie_rp[CPU_RP(1)]" = "{
34 .clk_src = 0,
35 .clk_req = 0,
36 .flags = PCIE_RP_LTR,
37 }"
38 end
39 device ref pcie4_1 on
40 # CPU PCIe RP#3 x4, Clock 4 (SSD2)
41 register "cpu_pcie_rp[CPU_RP(3)]" = "{
42 .clk_src = 4,
43 .clk_req = 4,
44 .flags = PCIE_RP_LTR,
45 }"
46 end
47 device ref tcss_xhci on
48 register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC_SKIP)"
49 chip drivers/usb/acpi
50 device ref tcss_root_hub on
51 chip drivers/usb/acpi
52 register "desc" = ""USB3 TYPEC2""
53 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
54 device ref tcss_usb3_port1 on end
55 end
56 end
57 end
58 end
59 device ref tcss_dma0 on
60 chip drivers/intel/usb4/retimer
61 register "dfp[0].power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E4)"
62 use tcss_usb3_port1 as dfp[0].typec_port
63 device generic 0 on end
64 end
65 end
66 device ref xhci on
67 # USB2
68 register "usb2_ports[0]" = "USB2_PORT_TYPE_C(OC_SKIP)" # TYPEC1 (USB 3.2 Gen2)
69 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # J_USB2
70 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # J_USB1
71 register "usb2_ports[5]" = "USB2_PORT_MID(OC_SKIP)" # Per-KB
72 register "usb2_ports[6]" = "USB2_PORT_MID(OC_SKIP)" # Fingerprint
73 register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # Camera
74 register "usb2_ports[8]" = "USB2_PORT_TYPE_C(OC_SKIP)" # TYPEC2 (Thunderbolt)
75 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # Bluetooth
76 # USB3
77 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC_SKIP)" # TYPEC1 (USB 3.2 Gen2)
78 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC_SKIP)" # J_USB2
79 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # J_USB1
80 # ACPI
81 chip drivers/usb/acpi
82 device ref xhci_root_hub on
83 chip drivers/usb/acpi
84 register "desc" = ""USB2 TYPEC1""
85 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
86 device ref usb2_port1 on end
87 end
88 chip drivers/usb/acpi
89 register "desc" = ""USB2 J_USB2""
90 register "type" = "UPC_TYPE_A"
91 device ref usb2_port2 on end
92 end
93 chip drivers/usb/acpi
94 register "desc" = ""USB2 J_USB1""
95 register "type" = "UPC_TYPE_A"
96 device ref usb2_port3 on end
97 end
98 chip drivers/usb/acpi
99 register "desc" = ""USB2 Per-KB""
100 register "type" = "UPC_TYPE_INTERNAL"
101 device ref usb2_port6 on end
102 end
103 chip drivers/usb/acpi
104 register "desc" = ""USB2 Fingerprint""
105 register "type" = "UPC_TYPE_INTERNAL"
106 device ref usb2_port7 on end
107 end
108 chip drivers/usb/acpi
109 register "desc" = ""USB2 Camera""
110 register "type" = "UPC_TYPE_INTERNAL"
111 device ref usb2_port8 on end
112 end
113 chip drivers/usb/acpi
114 register "desc" = ""USB2 TYPEC2""
115 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
116 device ref usb2_port9 on end
117 end
118 chip drivers/usb/acpi
119 register "desc" = ""USB2 Bluetooth""
120 register "type" = "UPC_TYPE_INTERNAL"
121 device ref usb2_port10 on end
122 end
123 chip drivers/usb/acpi
124 register "desc" = ""USB3 TYPEC1""
125 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
126 device ref usb3_port1 on end
127 end
128 chip drivers/usb/acpi
129 register "desc" = ""USB3 J_USB2""
130 register "type" = "UPC_TYPE_A"
131 device ref usb3_port2 on end
132 end
133 chip drivers/usb/acpi
134 register "desc" = ""USB3 J_USB2""
135 register "type" = "UPC_TYPE_A"
136 device ref usb3_port3 on end
137 end
138 end
139 end
140 end
141 device ref sata off end
142 device ref pcie_rp5 on
143 # PCIe RP#5 x1, Clock 2 (WLAN)
144 register "pch_pcie_rp[PCH_RP(5)]" = "{
145 .clk_src = 2,
146 .clk_req = 2,
147 .flags = PCIE_RP_LTR | PCIE_RP_AER,
148 }"
149 chip soc/intel/common/block/pcie/rtd3
150 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_E3)" # PCH_WLAN_EN
151 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
152 register "srcclk_pin" = "2" # WLAN_CLKREQ#
153 device generic 0 on end
154 end
155 end
156 device ref pcie_rp6 on
157 # PCIe RP#6 x1, Clock 6 (CARD)
158 register "pch_pcie_rp[PCH_RP(6)]" = "{
159 .clk_src = 6,
160 .clk_req = 6,
161 .flags = PCIE_RP_HOTPLUG | PCIE_RP_AER,
162 }"
163 chip soc/intel/common/block/pcie/rtd3
164 # XXX: Enable connected directly to 3.3VS?
165 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
166 register "srcclk_pin" = "6" # CARD_CLKREQ#
167 device generic 0 on end
168 end
169 end
170 device ref pcie_rp8 on
171 # PCIe RP#8 x1, Clock 5 (GLAN)
172 register "pch_pcie_rp[PCH_RP(8)]" = "{
173 .clk_src = 5,
174 .clk_req = 5,
175 .flags = PCIE_RP_LTR | PCIE_RP_AER,
176 }"
177 chip soc/intel/common/block/pcie/rtd3
178 # XXX: Enable connected directly to VDD3?
179 #register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D4)" # GPIO_LAN_EN
180 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_B13)" # BUF_PLT_RST#
181 register "srcclk_pin" = "5" # GLAN_CLKREQ#
182 device generic 0 on end
183 end
184 end
185
186 device ref pmc hidden
187 chip drivers/intel/pmc_mux
188 device generic 0 on
189 chip drivers/intel/pmc_mux/conn
190 # TYPEC2
191 use usb2_port9 as usb2_port
192 use tcss_usb3_port1 as usb3_port
193 device generic 0 alias conn0 on end
194 end
195 end
196 end
197 end
198 end
199end