blob: beea595b59962a556b3031e4f819ef53044f1986 [file] [log] [blame]
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -07001config SOC_INTEL_ELKHARTLAKE
2 bool
3 help
4 Intel Elkhartlake support
5
6if SOC_INTEL_ELKHARTLAKE
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Angel Pons8e035e32021-06-22 12:58:20 +020011 select ARCH_X86
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070012 select BOOT_DEVICE_SUPPORTS_WRITES
13 select CACHE_MRC_SETTINGS
14 select CPU_INTEL_COMMON
15 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020016 select CPU_SUPPORTS_PM_TIMER_EMULATION
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070017 select FSP_COMPRESS_FSP_S_LZ4
18 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053019 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070020 select GENERIC_GPIO_LIB
21 select HAVE_FSP_GOP
22 select INTEL_DESCRIPTOR_MODE_CAPABLE
23 select HAVE_SMI_HANDLER
24 select IDT_IN_EVERY_STAGE
25 select INTEL_CAR_NEM #TODO - Enable INTEL_CAR_NEM_ENHANCED
26 select INTEL_GMA_ACPI
27 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
28 select IOAPIC
Aamir Bohra30cca6c2021-02-04 20:57:51 +053029 select MP_SERVICES_PPI_V1
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070030 select MRC_SETTINGS_PROTECT
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070031 select PARALLEL_MP_AP_WORK
32 select MICROCODE_BLOB_UNDISCLOSED
Tan, Lean Shengece0fe32020-09-03 07:32:48 -070033 select PLATFORM_USES_FSP2_1
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070034 select REG_SCRIPT
35 select PMC_GLOBAL_RESET_ENABLE_LOCK
Subrata Banik0359d9d2020-09-28 18:43:47 +053036 select PMC_LOW_POWER_MODE_PROGRAM
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070037 select SOC_INTEL_COMMON
38 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
39 select SOC_INTEL_COMMON_BLOCK
40 select SOC_INTEL_COMMON_BLOCK_ACPI
Angel Pons98f672a2021-02-19 19:42:10 +010041 select SOC_INTEL_COMMON_BLOCK_ACPI_GPIO
Michael Niewöhner8a6c34e2021-01-01 21:26:42 +010042 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banik21974ab2020-10-31 21:40:43 +053043 select SOC_INTEL_COMMON_BLOCK_CAR
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070044 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
45 select SOC_INTEL_COMMON_BLOCK_CPU
46 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Angel Ponsa4cd9112021-02-19 19:23:38 +010047 select SOC_INTEL_COMMON_BLOCK_CPU_SMMRELOCATE
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070048 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
49 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
50 select SOC_INTEL_COMMON_BLOCK_HDA
Lean Sheng Tan75020002021-06-30 01:47:48 -070051 select SOC_INTEL_COMMON_BLOCK_PMC_EPOC
52 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070053 select SOC_INTEL_COMMON_BLOCK_SA
54 select SOC_INTEL_COMMON_BLOCK_SCS
55 select SOC_INTEL_COMMON_BLOCK_SMM
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070056 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053057 select SOC_INTEL_COMMON_FSP_RESET
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070058 select SOC_INTEL_COMMON_PCH_BASE
59 select SOC_INTEL_COMMON_RESET
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070060 select SSE2
61 select SUPPORT_CPU_UCODE_IN_CBFS
62 select TSC_MONOTONIC_TIMER
63 select UDELAY_TSC
64 select UDK_202005_BINDING
65 select DISPLAY_FSP_VERSION_INFO
Lean Sheng Tan79fcadb2021-06-04 08:54:29 -070066 select HAVE_INTEL_FSP_REPO
Tan, Lean Shengece0fe32020-09-03 07:32:48 -070067
68config MAX_CPUS
69 int
70 default 4
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070071
72config DCACHE_RAM_BASE
73 default 0xfef00000
74
75config DCACHE_RAM_SIZE
Tan, Lean Shengece0fe32020-09-03 07:32:48 -070076 default 0xc0000
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070077 help
78 The size of the cache-as-ram region required during bootblock
79 and/or romstage.
80
81config DCACHE_BSP_STACK_SIZE
82 hex
Tan, Lean Shengece0fe32020-09-03 07:32:48 -070083 default 0x30000
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070084 help
85 The amount of anticipated stack usage in CAR by bootblock and
Tan, Lean Shengece0fe32020-09-03 07:32:48 -070086 other stages. In the case of FSP_USES_CB_STACK default value will be
87 sum of FSP-M stack requirement (192KiB) and CB romstage stack requirement (~1KiB).
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070088
89config FSP_TEMP_RAM_SIZE
90 hex
Tan, Lean Shengece0fe32020-09-03 07:32:48 -070091 default 0x40000
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -070092 help
93 The amount of anticipated heap usage in CAR by FSP.
94 Refer to Platform FSP integration guide document to know
95 the exact FSP requirement for Heap setup.
96
97config IFD_CHIPSET
98 string
99 default "ehl"
100
101config IED_REGION_SIZE
102 hex
Tan, Lean Shengece0fe32020-09-03 07:32:48 -0700103 default 0x0
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700104
105config HEAP_SIZE
106 hex
107 default 0x8000
108
109config MAX_ROOT_PORTS
110 int
Tan, Lean Shengece0fe32020-09-03 07:32:48 -0700111 default 7
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700112
Lean Sheng Tanc6c54432021-05-30 09:08:35 -0700113config MAX_SATA_PORTS
114 int
115 default 2
116
Rizwan Qureshia9794602021-04-08 20:31:47 +0530117config MAX_PCIE_CLOCK_SRC
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700118 int
119 default 6
120
121config SMM_TSEG_SIZE
122 hex
Tan, Lean Shengece0fe32020-09-03 07:32:48 -0700123 default 0x1000000
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700124
125config SMM_RESERVED_SIZE
126 hex
127 default 0x200000
128
129config PCR_BASE_ADDRESS
130 hex
131 default 0xfd000000
132 help
133 This option allows you to select MMIO Base Address of sideband bus.
134
135config MMCONF_BASE_ADDRESS
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700136 default 0xc0000000
137
138config CPU_BCLK_MHZ
139 int
140 default 100
141
142config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
143 int
144 default 120
145
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200146config CPU_XTAL_HZ
147 default 38400000
148
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700149config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
150 int
151 default 133
152
153config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
154 int
155 default 3
156
157config SOC_INTEL_I2C_DEV_MAX
158 int
Tan, Lean Shengece0fe32020-09-03 07:32:48 -0700159 default 8
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700160
161config SOC_INTEL_UART_DEV_MAX
162 int
163 default 3
164
165config CONSOLE_UART_BASE_ADDRESS
166 hex
Tan, Lean Shengece0fe32020-09-03 07:32:48 -0700167 default 0xfe042000
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700168 depends on INTEL_LPSS_UART_FOR_CONSOLE
169
170# Clock divider parameters for 115200 baud rate
Lean Sheng Tan471dca72021-07-19 01:57:16 -0700171# Baudrate = (UART source clock * M) /(N *16)
172# EHL UART source clock: 120MHz
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700173config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
174 hex
Lean Sheng Tan471dca72021-07-19 01:57:16 -0700175 default 0x25a
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700176
177config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
178 hex
Lean Sheng Tan471dca72021-07-19 01:57:16 -0700179 default 0x7fff
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700180
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700181config VBOOT
182 select VBOOT_SEPARATE_VERSTAGE
183 select VBOOT_MUST_REQUEST_DISPLAY
184 select VBOOT_STARTS_IN_BOOTBLOCK
185 select VBOOT_VBNV_CMOS
186 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
187
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700188config CBFS_SIZE
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700189 default 0x200000
190
191config FSP_HEADER_PATH
Lean Sheng Tan79fcadb2021-06-04 08:54:29 -0700192 default "3rdparty/fsp/ElkhartLakeFspBinPkg/Include/"
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700193
194config FSP_FD_PATH
Lean Sheng Tan79fcadb2021-06-04 08:54:29 -0700195 string
196 depends on FSP_USE_REPO
197 default "3rdparty/fsp/ElkhartLakeFspBinPkg/FspBin/FSPRel.bin"
Tan, Lean Sheng05dfe312020-08-25 20:40:17 -0700198
199config SOC_INTEL_ELKHARTLAKE_DEBUG_CONSENT
200 int "Debug Consent for EHL"
201 # USB DBC is more common for developers so make this default to 3 if
202 # SOC_INTEL_DEBUG_CONSENT=y
203 default 3 if SOC_INTEL_DEBUG_CONSENT
204 default 0
205 help
206 This is to control debug interface on SOC.
207 Setting non-zero value will allow to use DBC or DCI to debug SOC.
208 PlatformDebugConsent in FspmUpd.h has the details.
209
210 Desired platform debug type are
211 0:Disabled, 1:Enabled (DCI OOB+[DbC]), 2:Enabled (DCI OOB),
212 3:Enabled (USB3 DbC), 4:Enabled (XDP/MIPI60), 5:Enabled (USB2 DbC),
213 6:Enable (2-wire DCI OOB), 7:Manual
214
215config PRERAM_CBMEM_CONSOLE_SIZE
216 hex
217 default 0x1400
218endif