blob: 514e654b2780df5cab87a7022f211e11f27d739a [file] [log] [blame]
Zheng Bao98fcc092011-03-27 16:39:58 +00001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2010 Advanced Micro Devices, Inc.
Timothy Pearsonc3fcdcc2015-09-05 17:46:38 -05005 * Copyright (C) 2015 Timothy Pearson <tpearson@raptorengineeringinc.com>, Raptor Engineering
Zheng Bao98fcc092011-03-27 16:39:58 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Zheng Bao98fcc092011-03-27 16:39:58 +000015 */
16
17#include <console/console.h>
18#include <arch/io.h>
19#include <device/device.h>
20#include <device/pci.h>
21#include <device/pci_ids.h>
22#include <device/pci_ops.h>
23#include <cpu/x86/msr.h>
24#include <cpu/amd/mtrr.h>
25#include <delay.h>
26#include "sr5650.h"
27#include "cmn.h"
28
29/*
30 * extern function declaration
31 */
32extern void set_pcie_dereset(void);
33extern void set_pcie_reset(void);
34
35/* extension registers */
36u32 pci_ext_read_config32(device_t nb_dev, device_t dev, u32 reg)
37{
38 /*get BAR3 base address for nbcfg0x1c */
39 u32 addr = pci_read_config32(nb_dev, 0x1c) & ~0xF;
40 printk(BIOS_DEBUG, "addr=%x,bus=%x,devfn=%x\n", addr, dev->bus->secondary,
41 dev->path.pci.devfn);
42 addr |= dev->bus->secondary << 20 | /* bus num */
43 dev->path.pci.devfn << 12 | reg;
44 return *((u32 *) addr);
45}
46
47void pci_ext_write_config32(device_t nb_dev, device_t dev, u32 reg_pos, u32 mask, u32 val)
48{
49 u32 reg_old, reg;
50
51 /*get BAR3 base address for nbcfg0x1c */
52 u32 addr = pci_read_config32(nb_dev, 0x1c) & ~0xF;
53 /*printk(BIOS_DEBUG, "write: addr=%x,bus=%x,devfn=%x\n", addr, dev->bus->secondary,
54 dev->path.pci.devfn);*/
55 addr |= dev->bus->secondary << 20 | /* bus num */
56 dev->path.pci.devfn << 12 | reg_pos;
57
58 reg = reg_old = *((u32 *) addr);
59 reg &= ~mask;
60 reg |= val;
61 if (reg != reg_old) {
62 *((u32 *) addr) = reg;
63 }
64}
65
66u32 nbpcie_p_read_index(device_t dev, u32 index)
67{
68 return nb_read_index((dev), NBPCIE_INDEX, (index));
69}
70
71void nbpcie_p_write_index(device_t dev, u32 index, u32 data)
72{
73 nb_write_index((dev), NBPCIE_INDEX, (index), (data));
74}
75
76u32 nbpcie_ind_read_index(device_t nb_dev, u32 index)
77{
78 return nb_read_index((nb_dev), NBPCIE_INDEX, (index));
79}
80
81void nbpcie_ind_write_index(device_t nb_dev, u32 index, u32 data)
82{
83 nb_write_index((nb_dev), NBPCIE_INDEX, (index), (data));
84}
85
86/***********************************************************
87* To access bar3 we need to program PCI MMIO 7 in K8.
88* in_out:
89* 1: enable/enter k8 temp mmio base
90* 0: disable/restore
91***********************************************************/
92void ProgK8TempMmioBase(u8 in_out, u32 pcie_base_add, u32 mmio_base_add)
93{
94 /* K8 Function1 is address map */
Timothy Pearsonc3fcdcc2015-09-05 17:46:38 -050095 device_t k8_f1 = dev_find_slot(0, PCI_DEVFN(0x18, 1));
96 device_t k8_f0 = dev_find_slot(0, PCI_DEVFN(0x18, 0));
Zheng Bao98fcc092011-03-27 16:39:58 +000097
Timothy Pearsonc3fcdcc2015-09-05 17:46:38 -050098 if (in_out) {
99 u32 dword, sblk;
Zheng Bao98fcc092011-03-27 16:39:58 +0000100
Timothy Pearsonc3fcdcc2015-09-05 17:46:38 -0500101 /* Get SBLink value (HyperTransport I/O Hub Link ID). */
102 dword = pci_read_config32(k8_f0, 0x64);
103 sblk = (dword >> 8) & 0x3;
104
105 /* Fill MMIO limit/base pair. */
106 pci_write_config32(k8_f1, 0xbc,
107 (((pcie_base_add + 0x10000000 -
108 1) >> 8) & 0xffffff00) | 0x80 | (sblk << 4));
109 pci_write_config32(k8_f1, 0xb8, (pcie_base_add >> 8) | 0x3);
110 pci_write_config32(k8_f1, 0xb4,
111 (((mmio_base_add + 0x10000000 -
112 1) >> 8) & 0xffffff00) | (sblk << 4));
113 pci_write_config32(k8_f1, 0xb0, (mmio_base_add >> 8) | 0x3);
114 } else {
115 pci_write_config32(k8_f1, 0xb8, 0);
116 pci_write_config32(k8_f1, 0xbc, 0);
117 pci_write_config32(k8_f1, 0xb0, 0);
118 pci_write_config32(k8_f1, 0xb4, 0);
Zheng Bao98fcc092011-03-27 16:39:58 +0000119 }
120}
121
122void PcieReleasePortTraining(device_t nb_dev, device_t dev, u32 port)
123{
124 switch (port) {
125 case 2: /* GPP1, bit4-5 */
126 case 3:
127 set_nbmisc_enable_bits(nb_dev, PCIE_LINK_CFG,
128 1 << (port + 2), 0 << (port + 2));
129 break;
130 case 4: /* GPP3a, bit20-24 */
131 case 5:
132 case 6:
133 case 7:
134 set_nbmisc_enable_bits(nb_dev, PCIE_LINK_CFG,
135 1 << (port + 17), 0 << (port + 17));
136 break;
137 case 9: /* GPP3a, bit25,26 */
138 case 10:
139 set_nbmisc_enable_bits(nb_dev, PCIE_LINK_CFG,
140 1 << (port + 16), 0 << (port + 16));
141 break;
142 case 11: /* GPP2, bit6-7 */
143 case 12:
144 set_nbmisc_enable_bits(nb_dev, PCIE_LINK_CFG,
145 1 << (port - 5), 0 << (port - 5));
146 break;
147 case 13: /* GPP3b, bit4 of NBMISCIND:0x2A */
148 set_nbmisc_enable_bits(nb_dev, 0x2A,
149 1 << 4, 0 << 4);
150 break;
151 }
152}
153
154/********************************************************************************************************
155* Output:
156* 0: no device is present.
157* 1: device is present and is trained.
158********************************************************************************************************/
159u8 PcieTrainPort(device_t nb_dev, device_t dev, u32 port)
160{
161 u16 count = 5000;
162 u32 lc_state, reg, current_link_width, lane_mask;
163 u8 current, res = 0;
164 u32 gpp_sb_sel = 0;
165
166 switch (port) {
167 case 2:
168 case 3:
169 gpp_sb_sel = PCIE_CORE_INDEX_GPP1;
170 break;
171 case 4 ... 7:
172 case 9:
173 case 10:
174 gpp_sb_sel = PCIE_CORE_INDEX_GPP3a;
175 break;
176 case 11:
177 case 12:
178 gpp_sb_sel = PCIE_CORE_INDEX_GPP2;
179 break;
180 case 13:
181 gpp_sb_sel = PCIE_CORE_INDEX_GPP3b;
182 break;
183 }
184
185 while (count--) {
186 udelay(40200);
187 lc_state = nbpcie_p_read_index(dev, 0xa5); /* lc_state */
188 printk(BIOS_DEBUG, "PcieLinkTraining port=%x:lc current state=%x\n",
189 port, lc_state);
190 current = lc_state & 0x3f; /* get LC_CURRENT_STATE, bit0-5 */
191
192 switch (current) {
193 /* 0x00-0x04 means no device is present */
194 case 0x06:
195 /* read back current link width [6:4]. */
196 current_link_width = (nbpcie_p_read_index(dev, 0xA2) >> 4) & 0x7;
197 /* 4 means 7:4 and 15:12
198 * 3 means 7:2 and 15:10
199 * 2 means 7:1 and 15:9
Paul Menzel6a121092013-04-10 11:33:37 +0200200 * ignoring the reversal case
Zheng Bao98fcc092011-03-27 16:39:58 +0000201 */
202 lane_mask = (0xFF << (current_link_width - 2) * 2) & 0xFF;
203 reg = nbpcie_ind_read_index(nb_dev, 0x65 | gpp_sb_sel);
204 reg |= lane_mask << 8 | lane_mask;
205 /* NOTE: See the comments in rs780_pcie.c
206 * switching_gppsb_configurations
207 * In CIMx 4.5.0 and RPR, 4c is done before 5 & 6.
208 * But in this way, a x4 device in port B (dev 4) of
209 * Configuration B can only be detected as x1, instead
210 * of x4. When the port B is being trained, the
211 * LC_CURRENT_STATE is 6 and the LC_LINK_WIDTH_RD is 1.
212 * We have to set the PCIEIND:0x65 as 0xE0E0 and reset
213 * the slot. Then the card seems to work in x1 mode.
214 */
215 reg = 0xE0E0; /*I think that the lane_mask calc above is wrong, and this can't be hardcoded because the configuration changes.*/
216 nbpcie_ind_write_index(nb_dev, 0x65 | gpp_sb_sel, reg);
217 printk(BIOS_DEBUG, "link_width=%x, lane_mask=%x",
218 current_link_width, lane_mask);
219 set_pcie_reset();
220 mdelay(1);
221 set_pcie_dereset();
222 break;
223 case 0x07: /* device is in compliance state (training sequence is done). Move to train the next device */
224 res = 1;
225 count = 0;
226 break;
227 case 0x10:
228 reg =
229 pci_ext_read_config32(nb_dev, dev,
230 PCIE_VC0_RESOURCE_STATUS);
231 printk(BIOS_DEBUG, "PcieTrainPort reg=0x%x\n", reg);
232 /* check bit1 */
233 if (reg & VC_NEGOTIATION_PENDING) { /* bit1=1 means the link needs to be re-trained. */
234 /* set bit8=1, bit0-2=bit4-6 */
235 u32 tmp;
Edward O'Callaghana9a2e102014-12-08 03:00:26 +1100236 reg = nbpcie_p_read_index(dev, PCIE_LC_LINK_WIDTH);
237 tmp = (reg >> 4) & 0x7; /* get bit4-6 */
Zheng Bao98fcc092011-03-27 16:39:58 +0000238 reg &= 0xfff8; /* clear bit0-2 */
239 reg += tmp; /* merge */
240 reg |= 1 << 8;
Edward O'Callaghana9a2e102014-12-08 03:00:26 +1100241 nbpcie_p_write_index(dev, PCIE_LC_LINK_WIDTH, reg);
Zheng Bao98fcc092011-03-27 16:39:58 +0000242 count++; /* CIM said "keep in loop"? */
243 } else {
244 res = 1;
245 count = 0;
246 }
247 break;
248 default:
249 /* CIMx Unknown Workaround - There is a device that won't train. Try to reset it. */
250 /* if there are no device resets and nothing works, CIMx does a cf9 system reset (yikes!) */
251 set_pcie_reset();
252 mdelay(1);
253 set_pcie_dereset();
254 res = 0;
255 count = 0; /* break loop */
256 break;
257 }
258 }
259 return res;
260}
261
262/*
efdesign9800c8c4a2011-07-20 12:37:58 -0600263 * Set Top Of Memory below and above 4G.
264 */
Zheng Bao98fcc092011-03-27 16:39:58 +0000265void sr5650_set_tom(device_t nb_dev)
266{
efdesign9800c8c4a2011-07-20 12:37:58 -0600267 msr_t sysmem;
Zheng Bao98fcc092011-03-27 16:39:58 +0000268
efdesign9800c8c4a2011-07-20 12:37:58 -0600269 /* The system top memory in SR56X0. */
270 sysmem = rdmsr(0xc001001A);
271 printk(BIOS_DEBUG, "Sysmem TOM = %x_%x\n", sysmem.hi, sysmem.lo);
272 pci_write_config32(nb_dev, 0x90, sysmem.lo);
273
274 sysmem = rdmsr(0xc001001D);
275 printk(BIOS_DEBUG, "Sysmem TOM2 = %x_%x\n", sysmem.hi, sysmem.lo);
276 htiu_write_index(nb_dev, 0x31, sysmem.hi);
277 htiu_write_index(nb_dev, 0x30, sysmem.lo | 1);
Zheng Bao98fcc092011-03-27 16:39:58 +0000278}
279
280u32 get_vid_did(device_t dev)
281{
282 return pci_read_config32(dev, 0);
283}
284
285void sr5650_nb_pci_table(device_t nb_dev)
286{ /* NBPOR_InitPOR function. */
287 u8 temp8;
288 u16 temp16;
289 u32 temp32;
290
291 /* Program NB PCI table. */
292 temp16 = pci_read_config16(nb_dev, 0x04);
293 printk(BIOS_DEBUG, "NB_PCI_REG04 = %x.\n", temp16);
294 temp32 = pci_read_config32(nb_dev, 0x84);
295 printk(BIOS_DEBUG, "NB_PCI_REG84 = %x.\n", temp32);
296 //Reg4Ch[1]=1 (APIC_ENABLE) force cpu request with address 0xFECx_xxxx to south-bridge
297 //Reg4Ch[6]=1 (BMMsgEn) enable BM_Set message generation
298 pci_write_config8(nb_dev, 0x4c, 0x42);
299 temp8 = pci_read_config8(nb_dev, 0x4e);
300 temp8 |= 0x05; /* BAR1_ENABLE */
301 pci_write_config8(nb_dev, 0x4e, temp8);
302
303 temp32 = pci_read_config32(nb_dev, 0x4c);
304 printk(BIOS_DEBUG, "NB_PCI_REG4C = %x.\n", temp32);
305
306 /* disable GFX debug. */
307 temp8 = pci_read_config8(nb_dev, 0x8d);
308 temp8 &= ~(1<<1);
309 pci_write_config8(nb_dev, 0x8d, temp8);
310
efdesign9800c8c4a2011-07-20 12:37:58 -0600311 /* The system top memory in SR56X0. */
Zheng Bao98fcc092011-03-27 16:39:58 +0000312 sr5650_set_tom(nb_dev);
313
314 /* Program NB HTIU table. */
315 //set_htiu_enable_bits(nb_dev, 0x05, 1<<10 | 1<<9, 1<<10|1<<9);
316 set_htiu_enable_bits(nb_dev, 0x06, 1, 0x4203a202);
317 //set_htiu_enable_bits(nb_dev, 0x07, 1<<1 | 1<<2, 0x8001);
318 set_htiu_enable_bits(nb_dev, 0x15, 0, 1<<31 | 1<<30 | 1<<27);
319 set_htiu_enable_bits(nb_dev, 0x1c, 0, 0xfffe0000);
320 set_htiu_enable_bits(nb_dev, 0x0c, 0x3f, 1 | 1<<3);
321 set_htiu_enable_bits(nb_dev, 0x19, 0xfffff+(1<<31), 0x186a0+(1<<31));
322 set_htiu_enable_bits(nb_dev, 0x16, 0x3f<<10, 0x7<<10);
323 set_htiu_enable_bits(nb_dev, 0x23, 0, 1<<28);
324}
325
326/***********************************************
327* 0:00.0 NBCFG :
328* 0:00.1 CLK : bit 0 of nb_cfg 0x4c : 0 - disable, default
329* 0:01.0 P2P Internal:
330* 0:02.0 P2P : bit 2 of nbmiscind 0x0c : 0 - enable, default + 32 * 2
331* 0:03.0 P2P : bit 3 of nbmiscind 0x0c : 0 - enable, default + 32 * 2
332* 0:04.0 P2P : bit 4 of nbmiscind 0x0c : 0 - enable, default + 32 * 2
333* 0:05.0 P2P : bit 5 of nbmiscind 0x0c : 0 - enable, default + 32 * 2
334* 0:06.0 P2P : bit 6 of nbmiscind 0x0c : 0 - enable, default + 32 * 2
335* 0:07.0 P2P : bit 7 of nbmiscind 0x0c : 0 - enable, default + 32 * 2
336* 0:08.0 NB2SB : bit 6 of nbmiscind 0x00 : 0 - disable, default + 32 * 1
337* case 0 will be called twice, one is by cpu in hypertransport.c line458,
338* the other is by sr5650.
339***********************************************/
340void sr5650_enable(device_t dev)
341{
342 device_t nb_dev = 0, sb_dev = 0;
343 int dev_ind;
Timothy Pearson5a0efd22015-06-12 20:08:29 -0500344 struct southbridge_amd_sr5650_config *cfg;
Zheng Bao98fcc092011-03-27 16:39:58 +0000345
346 printk(BIOS_INFO, "sr5650_enable: dev=%p, VID_DID=0x%x\n", dev, get_vid_did(dev));
347 nb_dev = dev_find_slot(0, PCI_DEVFN(0, 0));
348 if (!nb_dev) {
349 die("sr5650_enable: CAN NOT FIND SR5650 DEVICE, HALT!\n");
350 /* NOT REACHED */
351 }
Timothy Pearson5a0efd22015-06-12 20:08:29 -0500352 cfg = (struct southbridge_amd_sr5650_config *)nb_dev->chip_info;
Zheng Bao98fcc092011-03-27 16:39:58 +0000353
354 /* sb_dev (dev 8) is a bridge that links to southbridge. */
355 sb_dev = dev_find_slot(0, PCI_DEVFN(8, 0));
356 if (!sb_dev) {
357 die("sr5650_enable: CAN NOT FIND SB bridge, HALT!\n");
358 /* NOT REACHED */
359 }
360
361 dev_ind = dev->path.pci.devfn >> 3;
362 switch (dev_ind) {
363 case 0: /* bus0, dev0, fun0; */
364 printk(BIOS_INFO, "Bus-0, Dev-0, Fun-0.\n");
365 enable_pcie_bar3(nb_dev); /* PCIEMiscInit */
366
367 config_gpp_core(nb_dev, sb_dev);
368 sr5650_gpp_sb_init(nb_dev, sb_dev, 8);
369
370 sr5650_nb_pci_table(nb_dev);
371 break;
372
373 case 2: /* bus0, dev2,3 GPP1 */
374 case 3:
375 printk(BIOS_INFO, "Bus-0, Dev-2,3, Fun-0. enable=%d\n", dev->enabled);
376 set_nbmisc_enable_bits(nb_dev, 0x0c, 1 << dev_ind,
377 (dev->enabled ? 0 : 1) << dev_ind);
378 if (dev->enabled)
379 sr5650_gpp_sb_init(nb_dev, dev, dev_ind); /* Note, dev 2,3 are generic PCIe ports. */
380 break;
381 case 4: /* bus0, dev4-7, four GPP3a */
382 case 5:
383 case 6:
384 case 7:
385 enable_pcie_bar3(nb_dev); /* PCIEMiscInit */
386 printk(BIOS_INFO, "Bus-0, Dev-4,5,6,7, Fun-0. enable=%d\n",
387 dev->enabled);
388 set_nbmisc_enable_bits(nb_dev, 0x0c, 1 << dev_ind,
389 (dev->enabled ? 0 : 1) << dev_ind);
390 if (dev->enabled)
391 sr5650_gpp_sb_init(nb_dev, dev, dev_ind);
392 break;
393 case 8: /* bus0, dev8, SB */
394 printk(BIOS_INFO, "Bus-0, Dev-8, Fun-0. enable=%d\n", dev->enabled);
395 set_nbmisc_enable_bits(nb_dev, 0x00, 1 << 6,
396 (dev->enabled ? 1 : 0) << 6);
397 if (dev->enabled)
398 sr5650_gpp_sb_init(nb_dev, dev, dev_ind);
399 disable_pcie_bar3(nb_dev);
400 break;
401 case 9: /* bus 0, dev 9,10, GPP3a */
402 case 10:
403 printk(BIOS_INFO, "Bus-0, Dev-9, 10, Fun-0. enable=%d\n",
404 dev->enabled);
405 enable_pcie_bar3(nb_dev); /* PCIEMiscInit */
406 set_nbmisc_enable_bits(nb_dev, 0x0c, 1 << (7 + dev_ind),
407 (dev->enabled ? 0 : 1) << (7 + dev_ind));
408 if (dev->enabled)
409 sr5650_gpp_sb_init(nb_dev, dev, dev_ind);
Martin Roth55e31a92014-12-16 20:53:49 -0700410 /* Don't call disable_pcie_bar3(nb_dev) here, otherwise the screen will crash. */
Zheng Bao98fcc092011-03-27 16:39:58 +0000411 break;
412 case 11:
413 case 12: /* bus 0, dev 11,12, GPP2 */
414 printk(BIOS_INFO, "Bus-0, Dev-11,12, Fun-0. enable=%d\n", dev->enabled);
415 set_nbmisc_enable_bits(nb_dev, 0x0c, 1 << (7 + dev_ind),
416 (dev->enabled ? 0 : 1) << (7 + dev_ind));
417 if (dev->enabled)
418 sr5650_gpp_sb_init(nb_dev, dev, dev_ind);
419 break;
420 case 13: /* bus 0, dev 12, GPP3b */
421 set_nbmisc_enable_bits(nb_dev, 0x0c, 1 << (7 + dev_ind),
422 (dev->enabled ? 0 : 1) << (7 + dev_ind));
423 if (dev->enabled)
424 sr5650_gpp_sb_init(nb_dev, dev, dev_ind);
425 break;
426 default:
427 printk(BIOS_DEBUG, "unknown dev: %s\n", dev_path(dev));
428 }
efdesign9800c8c4a2011-07-20 12:37:58 -0600429
430 /* Lock HWInit Register after the last device was done */
431 if (dev_ind == 13) {
432 sr56x0_lock_hwinitreg();
Timothy Pearson5a0efd22015-06-12 20:08:29 -0500433 udelay(cfg->pcie_settling_time);
efdesign9800c8c4a2011-07-20 12:37:58 -0600434 }
Zheng Bao98fcc092011-03-27 16:39:58 +0000435}
436
437struct chip_operations southbridge_amd_sr5650_ops = {
438 CHIP_NAME("ATI SR5650")
439 .enable_dev = sr5650_enable,
440};