blob: f1ac4c920ca27a2df6faf1df0d1d04ee24396af9 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Frank Vibrans63e62b02011-02-14 18:38:14 +00002
Felix Held4b2464f2022-02-23 17:54:20 +01003#include <arch/hpet.h> /* Include this before OEM.h to have HPET_BASE_ADDRESS from arch/x86 */
Frank Vibrans63e62b02011-02-14 18:38:14 +00004#include "SBPLATFORM.h"
5#include "cfg.h"
Elyes HAOUAS19f5ba82018-10-14 14:52:06 +02006#include <OEM.h>
Frank Vibrans63e62b02011-02-14 18:38:14 +00007
Furquan Shaikh76cedd22020-05-02 10:24:23 -07008#include <acpi/acpi.h>
zbao9bcdbf82012-04-05 13:18:49 +08009
Frank Vibrans63e62b02011-02-14 18:38:14 +000010/**
11 * @brief South Bridge CIMx configuration
12 *
Martin Roth3c3a50c2014-12-16 20:50:26 -070013 * should be called before executing CIMx functions.
Frank Vibrans63e62b02011-02-14 18:38:14 +000014 * this function will be called in romstage and ramstage.
15 */
16void sb800_cimx_config(AMDSBCFG *sb_config)
17{
Ronald G. Minnich2fc0a1d2014-10-18 11:19:28 +000018 uint16_t bios_size = BIOS_SIZE;
zbao9bcdbf82012-04-05 13:18:49 +080019 if (!sb_config)
Frank Vibrans63e62b02011-02-14 18:38:14 +000020 return;
zbao9bcdbf82012-04-05 13:18:49 +080021
Kyösti Mälkki78c5d582015-01-09 23:48:47 +020022 sb_config->S3Resume = acpi_is_wakeup_s3();
Frank Vibrans63e62b02011-02-14 18:38:14 +000023
24 /* header */
25 sb_config->StdHeader.PcieBasePtr = PCIEX_BASE_ADDRESS;
26
27 /* static Build Parameters */
Ronald G. Minnich2fc0a1d2014-10-18 11:19:28 +000028 sb_config->BuildParameters.BiosSize = bios_size;
Frank Vibrans63e62b02011-02-14 18:38:14 +000029 sb_config->BuildParameters.LegacyFree = LEGACY_FREE;
30 sb_config->BuildParameters.WatchDogTimerBase = WATCHDOG_TIMER_BASE_ADDRESS;
31 sb_config->BuildParameters.AcpiGpe0BlkAddr = GPE0_BLK_ADDRESS;
32 sb_config->BuildParameters.CpuControlBlkAddr = CPU_CNT_BLK_ADDRESS;
33 sb_config->BuildParameters.AcpiPmTmrBlkAddr = PM1_TMR_BLK_ADDRESS;
34 sb_config->BuildParameters.AcpiPm1CntBlkAddr = PM1_CNT_BLK_ADDRESS;
35 sb_config->BuildParameters.AcpiPm1EvtBlkAddr = PM1_EVT_BLK_ADDRESS;
36 sb_config->BuildParameters.SioPmeBaseAddress = SIO_PME_BASE_ADDRESS;
Kerry She6209c822011-08-18 18:44:00 +080037 sb_config->BuildParameters.SioHwmBaseAddress = SIO_HWM_BASE_ADDRESS;
Frank Vibrans63e62b02011-02-14 18:38:14 +000038 sb_config->BuildParameters.SpiRomBaseAddress = SPI_BASE_ADDRESS;
39 sb_config->BuildParameters.GecShadowRomBase = GEC_BASE_ADDRESS;
40 sb_config->BuildParameters.Smbus0BaseAddress = SMBUS0_BASE_ADDRESS;
41 sb_config->BuildParameters.Smbus1BaseAddress = SMBUS1_BASE_ADDRESS;
42 sb_config->BuildParameters.SataIDESsid = SATA_IDE_MODE_SSID;
43 sb_config->BuildParameters.SataRAIDSsid = SATA_RAID_MODE_SSID;
44 sb_config->BuildParameters.SataRAID5Ssid = SATA_RAID5_MODE_SSID;
45 sb_config->BuildParameters.SataAHCISsid = SATA_AHCI_SSID;
46 sb_config->BuildParameters.OhciSsid = OHCI_SSID;
47 sb_config->BuildParameters.EhciSsid = EHCI_SSID;
48 sb_config->BuildParameters.Ohci4Ssid = OHCI4_SSID;
49 sb_config->BuildParameters.SmbusSsid = SMBUS_SSID;
50 sb_config->BuildParameters.IdeSsid = IDE_SSID;
51 sb_config->BuildParameters.AzaliaSsid = AZALIA_SSID;
52 sb_config->BuildParameters.LpcSsid = LPC_SSID;
53 sb_config->BuildParameters.PCIBSsid = PCIB_SSID;
54 sb_config->BuildParameters.SpreadSpectrumType = Spread_Spectrum_Type;
55 sb_config->BuildParameters.HpetBase = HPET_BASE_ADDRESS;
Martin Rothe899e512012-12-05 16:07:11 -070056 sb_config->BuildParameters.ImcEnableOverWrite = IMC_ENABLE_OVER_WRITE;
Frank Vibrans63e62b02011-02-14 18:38:14 +000057
58 /* General */
59 sb_config->SpreadSpectrum = SPREAD_SPECTRUM;
60 sb_config->PciClks = PCI_CLOCK_CTRL;
61 sb_config->HpetTimer = HPET_TIMER;
Edward O'Callaghan691ff082014-08-03 19:42:02 +100062 sb_config->SbSpiSpeedSupport = 1;
Frank Vibrans63e62b02011-02-14 18:38:14 +000063
64 /* USB */
Kerry Shefeed3292011-08-18 18:03:44 +080065 sb_config->USBMODE.UsbModeReg = USB_CONFIG;
zbao9bcdbf82012-04-05 13:18:49 +080066 sb_config->SbUsbPll = 0;
Edward O'Callaghan691ff082014-08-03 19:42:02 +100067 /* CG PLL multiplier for USB Rx 1.1 mode (0=disable, 1=enable) */
Tobias Diedrich0dab6d12015-06-15 01:59:03 +020068 sb_config->UsbRxMode = USB_RX_MODE;
Frank Vibrans63e62b02011-02-14 18:38:14 +000069
70 /* SATA */
71 sb_config->SataClass = SATA_MODE;
72 sb_config->SataIdeMode = SATA_IDE_MODE;
73 sb_config->SataPortMultCap = SATA_PORT_MULT_CAP_RESERVED;
zbao9bcdbf82012-04-05 13:18:49 +080074 sb_config->SATAMODE.SataMode.SataController = SATA_CONTROLLER;
Frank Vibrans63e62b02011-02-14 18:38:14 +000075 sb_config->SATAMODE.SataMode.SataIdeCombMdPriSecOpt = 0; //0 -IDE as primary, 1 -IDE as secondary.
76 //TODO: set to secondary not take effect.
Kerry Shehd7e856b92011-10-11 17:27:06 +080077 sb_config->SATAMODE.SataMode.SataIdeCombinedMode = CONFIG_IDE_COMBINED_MODE;
Frank Vibrans63e62b02011-02-14 18:38:14 +000078 sb_config->SATAMODE.SataMode.SATARefClkSel = SATA_CLOCK_SOURCE;
79
zbao9bcdbf82012-04-05 13:18:49 +080080 /* Azalia HDA */
Frank Vibrans63e62b02011-02-14 18:38:14 +000081 sb_config->AzaliaController = AZALIA_CONTROLLER;
82 sb_config->AzaliaPinCfg = AZALIA_PIN_CONFIG;
83 sb_config->AZALIACONFIG.AzaliaSdinPin = AZALIA_SDIN_PIN;
Elyes HAOUASe29c70d2019-12-30 15:20:13 +010084 /* Mainboard Specific Azalia Codec Verb Table */
Marc Jonesf154c012011-12-14 11:24:00 -070085#ifdef AZALIA_OEM_VERB_TABLE
86 sb_config->AZOEMTBL.pAzaliaOemCodecTablePtr = (CODECTBLLIST *)AZALIA_OEM_VERB_TABLE;
87#else
Frank Vibrans63e62b02011-02-14 18:38:14 +000088 sb_config->AZOEMTBL.pAzaliaOemCodecTablePtr = NULL;
Marc Jonesf154c012011-12-14 11:24:00 -070089#endif
Kerry She6209c822011-08-18 18:44:00 +080090 /* LPC */
91 /* SuperIO hardware monitor register access */
Julius Werner5d1f9a02019-03-07 17:07:26 -080092 sb_config->SioHwmPortEnable = CONFIG(SB_SUPERIO_HWM);
Kerry She6209c822011-08-18 18:44:00 +080093
Frank Vibrans63e62b02011-02-14 18:38:14 +000094 /*
95 * GPP. default configure only enable port0 with 4 lanes,
96 * configure in devicetree.cb would overwrite the default configuration
97 */
98 sb_config->GppFunctionEnable = GPP_CONTROLLER;
99 sb_config->GppLinkConfig = GPP_CFGMODE;
100 //sb_config->PORTCONFIG[0].PortCfg.PortHotPlug = TRUE;
Kerry Shefeed3292011-08-18 18:03:44 +0800101 sb_config->PORTCONFIG[0].PortCfg.PortPresent = CIMX_OPTION_ENABLED;
102 sb_config->PORTCONFIG[1].PortCfg.PortPresent = CIMX_OPTION_ENABLED;
103 sb_config->PORTCONFIG[2].PortCfg.PortPresent = CIMX_OPTION_ENABLED;
104 sb_config->PORTCONFIG[3].PortCfg.PortPresent = CIMX_OPTION_ENABLED;
Kerry Shehf3b05002011-10-12 12:06:23 +0800105 sb_config->GppUnhidePorts = SB_GPP_UNHIDE_PORTS;
Kerry Shefeed3292011-08-18 18:03:44 +0800106 sb_config->NbSbGen2 = NB_SB_GEN2;
107 sb_config->GppGen2 = SB_GPP_GEN2;
Frank Vibrans63e62b02011-02-14 18:38:14 +0000108
109 //cimx BTS fix
110 sb_config->GppMemWrImprove = TRUE;
111 sb_config->SbPcieOrderRule = TRUE;
112 sb_config->AlinkPhyPllPowerDown = TRUE;
113 sb_config->GppPhyPllPowerDown = TRUE; //GPP power saving
Kerry Shefeed3292011-08-18 18:03:44 +0800114 sb_config->SBGecPwr = 0x03;//11b << 5, rpr BDF: 00:20:06
115 sb_config->GecConfig = GEC_CONFIG;
Frank Vibrans63e62b02011-02-14 18:38:14 +0000116}