blob: f552a8c8e5b51ef910639e1fef6c6f0652eee4e0 [file] [log] [blame]
Angel Pons32abdd62020-04-05 15:47:03 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Aamir Bohra3ee54bb2018-10-17 11:55:01 +05302
3/*
4 * Helper functions for dealing with power management registers
5 * and the differences between PCH variants.
6 */
7
8#define __SIMPLE_DEVICE__
9
Kyösti Mälkki27872372021-01-21 16:05:26 +020010#include <acpi/acpi_pm.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020011#include <device/mmio.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053012#include <device/device.h>
13#include <device/pci.h>
14#include <device/pci_def.h>
15#include <console/console.h>
16#include <intelblocks/pmclib.h>
17#include <intelblocks/rtc.h>
Subrata Banik7bc4dc52018-05-17 18:40:32 +053018#include <intelblocks/tco.h>
Subrata Banik3d152ac2018-10-31 23:08:14 +053019#include <soc/espi.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053020#include <soc/gpe.h>
21#include <soc/gpio.h>
22#include <soc/iomap.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053023#include <soc/pci_devs.h>
24#include <soc/pm.h>
25#include <soc/smbus.h>
Subrata Banikdf29d232019-07-05 16:00:38 +053026#include <soc/soc_chip.h>
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053027#include <security/vboot/vbnv.h>
Elyes HAOUASadd76f92019-03-21 09:55:49 +010028
Aamir Bohra3ee54bb2018-10-17 11:55:01 +053029/*
30 * SMI
31 */
32
33const char *const *soc_smi_sts_array(size_t *a)
34{
35 static const char *const smi_sts_bits[] = {
36 [BIOS_STS_BIT] = "BIOS",
37 [LEGACY_USB_STS_BIT] = "LEGACY_USB",
38 [SMI_ON_SLP_EN_STS_BIT] = "SLP_SMI",
39 [APM_STS_BIT] = "APM",
40 [SWSMI_TMR_STS_BIT] = "SWSMI_TMR",
41 [PM1_STS_BIT] = "PM1",
42 [GPE0_STS_BIT] = "GPE0",
43 [GPIO_STS_BIT] = "GPI",
44 [MCSMI_STS_BIT] = "MCSMI",
45 [DEVMON_STS_BIT] = "DEVMON",
46 [TCO_STS_BIT] = "TCO",
47 [PERIODIC_STS_BIT] = "PERIODIC",
48 [SERIRQ_SMI_STS_BIT] = "SERIRQ_SMI",
49 [SMBUS_SMI_STS_BIT] = "SMBUS_SMI",
50 [PCI_EXP_SMI_STS_BIT] = "PCI_EXP_SMI",
51 [MONITOR_STS_BIT] = "MONITOR",
52 [SPI_SMI_STS_BIT] = "SPI",
53 [GPIO_UNLOCK_SMI_STS_BIT] = "GPIO_UNLOCK",
54 [ESPI_SMI_STS_BIT] = "ESPI_SMI",
55 };
56
57 *a = ARRAY_SIZE(smi_sts_bits);
58 return smi_sts_bits;
59}
60
61/*
62 * TCO
63 */
64
65const char *const *soc_tco_sts_array(size_t *a)
66{
67 static const char *const tco_sts_bits[] = {
68 [0] = "NMI2SMI",
69 [1] = "SW_TCO",
70 [2] = "TCO_INT",
71 [3] = "TIMEOUT",
72 [7] = "NEWCENTURY",
73 [8] = "BIOSWR",
74 [9] = "DMISCI",
75 [10] = "DMISMI",
76 [12] = "DMISERR",
77 [13] = "SLVSEL",
78 [16] = "INTRD_DET",
79 [17] = "SECOND_TO",
80 [18] = "BOOT",
81 [20] = "SMLINK_SLV"
82 };
83
84 *a = ARRAY_SIZE(tco_sts_bits);
85 return tco_sts_bits;
86}
87
88/*
89 * GPE0
90 */
91
92const char *const *soc_std_gpe_sts_array(size_t *a)
93{
94 static const char *const gpe_sts_bits[] = {
95 [1] = "HOTPLUG",
96 [2] = "SWGPE",
97 [6] = "TCO_SCI",
98 [7] = "SMB_WAK",
99 [9] = "PCI_EXP",
100 [10] = "BATLOW",
101 [11] = "PME",
102 [12] = "ME",
103 [13] = "PME_B0",
104 [14] = "eSPI",
105 [15] = "GPIO Tier-2",
106 [16] = "LAN_WAKE",
107 [18] = "WADT"
108 };
109
110 *a = ARRAY_SIZE(gpe_sts_bits);
111 return gpe_sts_bits;
112}
113
114void pmc_set_disb(void)
115{
116 /* Set the DISB after DRAM init */
117 uint8_t disb_val;
118 /* Only care about bits [23:16] of register GEN_PMCON_A */
Angel Pons9a1853a2021-02-19 17:56:29 +0100119 uint8_t *addr = (uint8_t *)(pmc_mmio_regs() + GEN_PMCON_A + 2);
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530120
121 disb_val = read8(addr);
122 disb_val |= (DISB >> 16);
123
124 /* Don't clear bits that are write-1-to-clear */
125 disb_val &= ~((MS4V | SUS_PWR_FLR) >> 16);
126 write8(addr, disb_val);
127}
128
Subrata Banikff9104e2019-04-29 12:37:27 +0530129void pmc_clear_pmcon_sts(void)
130{
131 uint32_t reg_val;
132 uint8_t *addr;
133 addr = pmc_mmio_regs();
134
135 reg_val = read32(addr + GEN_PMCON_A);
136 /* Clear SUS_PWR_FLR, GBL_RST_STS, HOST_RST_STS, PWR_FLR bits
137 * while retaining MS4V write-1-to-clear bit */
138 reg_val &= ~(MS4V);
139
140 write32((addr + GEN_PMCON_A), reg_val);
141}
142
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530143/*
144 * PMC controller gets hidden from PCI bus
145 * during FSP-Silicon init call. Hence PWRMBASE
146 * can't be accessible using PCI configuration space
147 * read/write.
148 */
149uint8_t *pmc_mmio_regs(void)
150{
151 return (void *)(uintptr_t)PCH_PWRM_BASE_ADDRESS;
152}
153
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530154uintptr_t soc_read_pmc_base(void)
155{
156 return (uintptr_t)pmc_mmio_regs();
157}
158
Michael Niewöhnere9193902019-11-02 12:14:06 +0100159uint32_t *soc_pmc_etr_addr(void)
160{
161 return (uint32_t *)(soc_read_pmc_base() + ETR);
162}
163
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530164void soc_get_gpi_gpe_configs(uint8_t *dw0, uint8_t *dw1, uint8_t *dw2)
165{
166 DEVTREE_CONST struct soc_intel_icelake_config *config;
167
Kyösti Mälkkid5f645c2019-09-28 00:20:27 +0300168 config = config_of_soc();
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530169
170 /* Assign to out variable */
171 *dw0 = config->gpe0_dw0;
172 *dw1 = config->gpe0_dw1;
173 *dw2 = config->gpe0_dw2;
174}
175
176static int rtc_failed(uint32_t gen_pmcon_b)
177{
178 return !!(gen_pmcon_b & RTC_BATTERY_DEAD);
179}
180
Tim Wawrzynczak38d38472021-07-28 11:33:28 -0600181static void clear_rtc_failed(void)
182{
183 clrbits8(pmc_mmio_regs() + GEN_PMCON_B, RTC_BATTERY_DEAD);
184}
185
186static int check_rtc_failed(uint32_t gen_pmcon_b)
187{
188 const int failed = rtc_failed(gen_pmcon_b);
189 if (failed) {
190 clear_rtc_failed();
191 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", failed);
192 }
193
194 return failed;
195}
196
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530197int soc_get_rtc_failed(void)
198{
Kyösti Mälkki27872372021-01-21 16:05:26 +0200199 const struct chipset_power_state *ps;
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530200
Kyösti Mälkki27872372021-01-21 16:05:26 +0200201 if (acpi_pm_state_for_rtc(&ps) < 0)
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530202 return 1;
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530203
Tim Wawrzynczak38d38472021-07-28 11:33:28 -0600204 return check_rtc_failed(ps->gen_pmcon_b);
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530205}
206
207int vbnv_cmos_failed(void)
208{
Tim Wawrzynczak38d38472021-07-28 11:33:28 -0600209 return check_rtc_failed(read32(pmc_mmio_regs() + GEN_PMCON_B));
Aamir Bohra3ee54bb2018-10-17 11:55:01 +0530210}
Subrata Banik67524b52019-04-29 13:38:59 +0530211
212static inline int deep_s3_enabled(void)
213{
214 uint32_t deep_s3_pol;
215
216 deep_s3_pol = read32(pmc_mmio_regs() + S3_PWRGATE_POL);
217 return !!(deep_s3_pol & (S3DC_GATE_SUS | S3AC_GATE_SUS));
218}
219
220/* Return 0, 3, or 5 to indicate the previous sleep state. */
Angel Ponsf5d090d2021-02-19 17:49:00 +0100221int soc_prev_sleep_state(const struct chipset_power_state *ps, int prev_sleep_state)
Subrata Banik67524b52019-04-29 13:38:59 +0530222{
Subrata Banik67524b52019-04-29 13:38:59 +0530223 /*
224 * Check for any power failure to determine if this a wake from
Angel Ponsf5d090d2021-02-19 17:49:00 +0100225 * S5 because the PCH does not set the WAK_STS bit when waking
226 * from a true G3 state.
227 */
Subrata Banik67524b52019-04-29 13:38:59 +0530228 if (ps->gen_pmcon_a & (PWR_FLR | SUS_PWR_FLR))
229 prev_sleep_state = ACPI_S5;
230
231 /*
232 * If waking from S3 determine if deep S3 is enabled. If not,
233 * need to check both deep sleep well and normal suspend well.
234 * Otherwise just check deep sleep well.
235 */
236 if (prev_sleep_state == ACPI_S3) {
237 /* PWR_FLR represents deep sleep power well loss. */
238 uint32_t mask = PWR_FLR;
239
240 /* If deep s3 isn't enabled check the suspend well too. */
241 if (!deep_s3_enabled())
242 mask |= SUS_PWR_FLR;
243
244 if (ps->gen_pmcon_a & mask)
245 prev_sleep_state = ACPI_S5;
246 }
247
248 return prev_sleep_state;
249}
250
251void soc_fill_power_state(struct chipset_power_state *ps)
252{
253 uint8_t *pmc;
254
255 ps->tco1_sts = tco_read_reg(TCO1_STS);
256 ps->tco2_sts = tco_read_reg(TCO2_STS);
257
Angel Ponsf5d090d2021-02-19 17:49:00 +0100258 printk(BIOS_DEBUG, "TCO_STS: %04x %04x\n", ps->tco1_sts, ps->tco2_sts);
Subrata Banik67524b52019-04-29 13:38:59 +0530259
260 pmc = pmc_mmio_regs();
261 ps->gen_pmcon_a = read32(pmc + GEN_PMCON_A);
262 ps->gen_pmcon_b = read32(pmc + GEN_PMCON_B);
263 ps->gblrst_cause[0] = read32(pmc + GBLRST_CAUSE0);
264 ps->gblrst_cause[1] = read32(pmc + GBLRST_CAUSE1);
265
266 printk(BIOS_DEBUG, "GEN_PMCON: %08x %08x\n",
267 ps->gen_pmcon_a, ps->gen_pmcon_b);
268
269 printk(BIOS_DEBUG, "GBLRST_CAUSE: %08x %08x\n",
270 ps->gblrst_cause[0], ps->gblrst_cause[1]);
271}
Eugene Myersebc84232020-01-21 16:46:16 -0500272
273/* STM Support */
274uint16_t get_pmbase(void)
275{
276 return (uint16_t) ACPI_BASE_ADDRESS;
277}
Angel Pons505e3832021-04-17 13:02:37 +0200278
279/*
280 * Set which power state system will be after reapplying
281 * the power (from G3 State)
282 */
283void pmc_soc_set_afterg3_en(const bool on)
284{
285 uint8_t reg8;
286 uint8_t *const pmcbase = pmc_mmio_regs();
287
288 reg8 = read8(pmcbase + GEN_PMCON_A);
289 if (on)
290 reg8 &= ~SLEEP_AFTER_POWER_FAIL;
291 else
292 reg8 |= SLEEP_AFTER_POWER_FAIL;
293 write8(pmcbase + GEN_PMCON_A, reg8);
294}