blob: 9de056077ca00961bd5ce4e5e4c18136418dc458 [file] [log] [blame]
Hung-Te Lin2fc3b622013-10-21 21:43:03 +08001/*
2 * drivers/video/tegra/dc/dpaux_regs.h
3 *
Jimmy Zhangbd5925a2014-03-10 12:42:05 -07004 * Copyright (c) 2014, NVIDIA Corporation.
Hung-Te Lin2fc3b622013-10-21 21:43:03 +08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#ifndef __SOC_NVIDIA_TEGRA_DISPLAYPORT_H__
18#define __SOC_NVIDIA_TEGRA_DISPLAYPORT_H__
19
Julius Wernerf0d21ff32014-10-20 13:24:14 -070020#include <soc/sor.h>
21
Hung-Te Lin2fc3b622013-10-21 21:43:03 +080022/* things we can't get rid of just yet. */
23#define DPAUX_INTR_EN_AUX (0x1)
24#define DPAUX_INTR_AUX (0x5)
25#define DPAUX_DP_AUXDATA_WRITE_W(i) (0x9 + 4*(i))
26#define DPAUX_DP_AUXDATA_READ_W(i) (0x19 + 4*(i))
27#define DPAUX_DP_AUXADDR (0x29)
28#define DPAUX_DP_AUXCTL (0x2d)
29#define DPAUX_DP_AUXCTL_CMDLEN_SHIFT (0)
30#define DPAUX_DP_AUXCTL_CMDLEN_FIELD (0xff)
31#define DPAUX_DP_AUXCTL_CMD_SHIFT (12)
32#define DPAUX_DP_AUXCTL_CMD_MASK (0xf << 12)
33#define DPAUX_DP_AUXCTL_CMD_I2CWR (0 << 12)
34#define DPAUX_DP_AUXCTL_CMD_I2CRD (1 << 12)
35#define DPAUX_DP_AUXCTL_CMD_I2CREQWSTAT (2 << 12)
36#define DPAUX_DP_AUXCTL_CMD_MOTWR (4 << 12)
37#define DPAUX_DP_AUXCTL_CMD_MOTRD (5 << 12)
38#define DPAUX_DP_AUXCTL_CMD_MOTREQWSTAT (6 << 12)
39#define DPAUX_DP_AUXCTL_CMD_AUXWR (8 << 12)
40#define DPAUX_DP_AUXCTL_CMD_AUXRD (9 << 12)
41#define DPAUX_DP_AUXCTL_TRANSACTREQ_SHIFT (16)
42#define DPAUX_DP_AUXCTL_TRANSACTREQ_MASK (0x1 << 16)
43#define DPAUX_DP_AUXCTL_TRANSACTREQ_DONE (0 << 16)
44#define DPAUX_DP_AUXCTL_TRANSACTREQ_PENDING (1 << 16)
45#define DPAUX_DP_AUXCTL_RST_SHIFT (31)
46#define DPAUX_DP_AUXCTL_RST_DEASSERT (0 << 31)
47#define DPAUX_DP_AUXCTL_RST_ASSERT (1 << 31)
48#define DPAUX_DP_AUXSTAT (0x31)
49#define DPAUX_DP_AUXSTAT_HPD_STATUS_SHIFT (28)
50#define DPAUX_DP_AUXSTAT_HPD_STATUS_UNPLUG (0 << 28)
51#define DPAUX_DP_AUXSTAT_HPD_STATUS_PLUGGED (1 << 28)
52#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_SHIFT (20)
53#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_MASK (0xf << 20)
54#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_IDLE (0 << 20)
55#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_SYNC (1 << 20)
56#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_START1 (2 << 20)
57#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_COMMAND (3 << 20)
58#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_ADDRESS (4 << 20)
59#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_LENGTH (5 << 20)
60#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_WRITE1 (6 << 20)
61#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_READ1 (7 << 20)
62#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_GET_M (8 << 20)
63#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_STOP1 (9 << 20)
64#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_STOP2 (10 << 20)
65#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_REPLY (11 << 20)
66#define DPAUX_DP_AUXSTAT_AUXCTL_STATE_CLEANUP (12 << 20)
67#define DPAUX_DP_AUXSTAT_REPLYTYPE_SHIFT (16)
68#define DPAUX_DP_AUXSTAT_REPLYTYPE_MASK (0xf << 16)
69#define DPAUX_DP_AUXSTAT_REPLYTYPE_ACK (0 << 16)
70#define DPAUX_DP_AUXSTAT_REPLYTYPE_NACK (1 << 16)
71#define DPAUX_DP_AUXSTAT_REPLYTYPE_DEFER (2 << 16)
72#define DPAUX_DP_AUXSTAT_REPLYTYPE_I2CNACK (4 << 16)
73#define DPAUX_DP_AUXSTAT_REPLYTYPE_I2CDEFER (8 << 16)
74#define DPAUX_DP_AUXSTAT_NO_STOP_ERROR_SHIFT (11)
75#define DPAUX_DP_AUXSTAT_NO_STOP_ERROR_NOT_PENDING (0 << 11)
76#define DPAUX_DP_AUXSTAT_NO_STOP_ERROR_PENDING (1 << 11)
77#define DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_SHIFT (10)
78#define DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_NOT_PENDING (0 << 10)
79#define DPAUX_DP_AUXSTAT_SINKSTAT_ERROR_PENDING (1 << 10)
80#define DPAUX_DP_AUXSTAT_RX_ERROR_SHIFT (9)
81#define DPAUX_DP_AUXSTAT_RX_ERROR_NOT_PENDING (0 << 9)
82#define DPAUX_DP_AUXSTAT_RX_ERROR_PENDING (1 << 9)
83#define DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_SHIFT (8)
84#define DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_NOT_PENDING (0 << 8)
85#define DPAUX_DP_AUXSTAT_TIMEOUT_ERROR_PENDING (1 << 8)
86#define DPAUX_DP_AUXSTAT_REPLY_M_SHIFT (0)
87#define DPAUX_DP_AUXSTAT_REPLY_M_MASK (0xff << 0)
88#define DPAUX_HPD_CONFIG (0x3d)
89#define DPAUX_HPD_IRQ_CONFIG (0x41)
90#define DPAUX_DP_AUX_CONFIG (0x45)
91#define DPAUX_HYBRID_PADCTL (0x49)
92#define DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV_SHIFT (15)
93#define DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV_DISABLE (0 << 15)
94#define DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV_ENABLE (1 << 15)
95#define DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV_SHIFT (14)
96#define DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV_DISABLE (0 << 14)
97#define DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV_ENABLE (1 << 14)
98#define DPAUX_HYBRID_PADCTL_AUX_CMH_SHIFT (12)
99#define DPAUX_HYBRID_PADCTL_AUX_CMH_DEFAULT_MASK (0x3 << 12)
100#define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_60 (0 << 12)
101#define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_64 (1 << 12)
102#define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_70 (2 << 12)
103#define DPAUX_HYBRID_PADCTL_AUX_CMH_V0_56 (3 << 12)
104#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_SHIFT (8)
105#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_DEFAULT_MASK (0x7 << 8)
106#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_78 (0 << 8)
107#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_60 (1 << 8)
108#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_54 (2 << 8)
109#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_45 (3 << 8)
110#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_50 (4 << 8)
111#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_42 (5 << 8)
112#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_39 (6 << 8)
113#define DPAUX_HYBRID_PADCTL_AUX_DRVZ_OHM_34 (7 << 8)
114#define DPAUX_HYBRID_PADCTL_AUX_DRVI_SHIFT (2)
115#define DPAUX_HYBRID_PADCTL_AUX_DRVI_DEFAULT_MASK (0x3f << 2)
116#define DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV_SHIFT (1)
117#define DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV_DISABLE (0 << 1)
118#define DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV_ENABLE (1 << 1)
119#define DPAUX_HYBRID_PADCTL_MODE_SHIFT (0)
120#define DPAUX_HYBRID_PADCTL_MODE_AUX (0)
121#define DPAUX_HYBRID_PADCTL_MODE_I2C (1)
122#define DPAUX_HYBRID_SPARE (0x4d)
123#define DPAUX_HYBRID_SPARE_PAD_PWR_POWERUP (0)
124#define DPAUX_HYBRID_SPARE_PAD_PWR_POWERDOWN (1)
125
Jimmy Zhangbd5925a2014-03-10 12:42:05 -0700126#define DPAUX_HPD_CONFIG_UNPLUG_MIN_TIME_SHIFT (16)
127
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800128/* TODO: figure out which of the NV_ constants are the same as all the other
129 * display port standard constants.
130 */
131
132#define DP_AUX_DEFER_MAX_TRIES 7
133#define DP_AUX_TIMEOUT_MAX_TRIES 2
134#define DP_POWER_ON_MAX_TRIES 3
135#define DP_CLOCK_RECOVERY_MAX_TRIES 7
136#define DP_CLOCK_RECOVERY_TOT_TRIES 15
137
138#define DP_AUX_MAX_BYTES 16
139
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800140#define DP_AUX_TIMEOUT_MS 40
141#define DP_DPCP_RETRY_SLEEP_NS 400
142
Neil Chen8c440a62014-09-23 17:41:59 +0800143static const u32 tegra_dp_vs_regs[][4][4] = {
144 /* postcursor2 L0 */
145 {
146 /* pre-emphasis: L0, L1, L2, L3 */
147 {0x13, 0x19, 0x1e, 0x28}, /* voltage swing: L0 */
148 {0x1e, 0x25, 0x2d}, /* L1 */
149 {0x28, 0x32}, /* L2 */
150 {0x3c}, /* L3 */
151 },
152
153 /* postcursor2 L1 */
154 {
155 {0x12, 0x17, 0x1b, 0x25},
156 {0x1c, 0x23, 0x2a},
157 {0x25, 0x2f},
158 {0x39},
159 },
160
161 /* postcursor2 L2 */
162 {
163 {0x12, 0x16, 0x1a, 0x22},
164 {0x1b, 0x20, 0x27},
165 {0x24, 0x2d},
166 {0x36},
167 },
168
169 /* postcursor2 L3 */
170 {
171 {0x11, 0x14, 0x17, 0x1f},
172 {0x19, 0x1e, 0x24},
173 {0x22, 0x2a},
174 {0x32},
175 },
176};
177
178static const u32 tegra_dp_pe_regs[][4][4] = {
179 /* postcursor2 L0 */
180 {
181 /* pre-emphasis: L0, L1, L2, L3 */
182 {0x00, 0x09, 0x13, 0x25}, /* voltage swing: L0 */
183 {0x00, 0x0f, 0x1e}, /* L1 */
184 {0x00, 0x14}, /* L2 */
185 {0x00}, /* L3 */
186 },
187
188 /* postcursor2 L1 */
189 {
190 {0x00, 0x0a, 0x14, 0x28},
191 {0x00, 0x0f, 0x1e},
192 {0x00, 0x14},
193 {0x00},
194 },
195
196 /* postcursor2 L2 */
197 {
198 {0x00, 0x0a, 0x14, 0x28},
199 {0x00, 0x0f, 0x1e},
200 {0x00, 0x14},
201 {0x00},
202 },
203
204 /* postcursor2 L3 */
205 {
206 {0x00, 0x0a, 0x14, 0x28},
207 {0x00, 0x0f, 0x1e},
208 {0x00, 0x14},
209 {0x00},
210 },
211};
212
213static const u32 tegra_dp_pc_regs[][4][4] = {
214 /* postcursor2 L0 */
215 {
216 /* pre-emphasis: L0, L1, L2, L3 */
217 {0x00, 0x00, 0x00, 0x00}, /* voltage swing: L0 */
218 {0x00, 0x00, 0x00}, /* L1 */
219 {0x00, 0x00}, /* L2 */
220 {0x00}, /* L3 */
221 },
222
223 /* postcursor2 L1 */
224 {
225 {0x02, 0x02, 0x04, 0x05},
226 {0x02, 0x04, 0x05},
227 {0x04, 0x05},
228 {0x05},
229 },
230
231 /* postcursor2 L2 */
232 {
233 {0x04, 0x05, 0x08, 0x0b},
234 {0x05, 0x09, 0x0b},
235 {0x08, 0x0a},
236 {0x0b},
237 },
238
239 /* postcursor2 L3 */
240 {
241 {0x05, 0x09, 0x0b, 0x12},
242 {0x09, 0x0d, 0x12},
243 {0x0b, 0x0f},
244 {0x12},
245 },
246};
247
248static const u32 tegra_dp_tx_pu[][4][4] = {
249 /* postcursor2 L0 */
250 {
251 /* pre-emphasis: L0, L1, L2, L3 */
252 {0x20, 0x30, 0x40, 0x60}, /* voltage swing: L0 */
253 {0x30, 0x40, 0x60}, /* L1 */
254 {0x40, 0x60}, /* L2 */
255 {0x60}, /* L3 */
256 },
257
258 /* postcursor2 L1 */
259 {
260 {0x20, 0x20, 0x30, 0x50},
261 {0x30, 0x40, 0x50},
262 {0x40, 0x50},
263 {0x60},
264 },
265
266 /* postcursor2 L2 */
267 {
268 {0x20, 0x20, 0x30, 0x40},
269 {0x30, 0x30, 0x40},
270 {0x40, 0x50},
271 {0x60},
272 },
273
274 /* postcursor2 L3 */
275 {
276 {0x20, 0x20, 0x20, 0x40},
277 {0x30, 0x30, 0x40},
278 {0x40, 0x40},
279 {0x60},
280 },
281};
282
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800283enum {
284 driveCurrent_Level0 = 0,
285 driveCurrent_Level1 = 1,
286 driveCurrent_Level2 = 2,
287 driveCurrent_Level3 = 3,
288};
289
290enum {
291 preEmphasis_Disabled = 0,
292 preEmphasis_Level1 = 1,
293 preEmphasis_Level2 = 2,
294 preEmphasis_Level3 = 3,
295};
296
297enum {
298 postCursor2_Level0 = 0,
299 postCursor2_Level1 = 1,
300 postCursor2_Level2 = 2,
301 postCursor2_Level3 = 3,
302 postCursor2_Supported
303};
304
Neil Chen8c440a62014-09-23 17:41:59 +0800305static inline int tegra_dp_is_max_vs(u32 pe, u32 vs)
306{
307 return (vs < (driveCurrent_Level3 - pe)) ? 0 : 1;
308}
309
310static inline int tegra_dp_is_max_pe(u32 pe, u32 vs)
311{
312 return (pe < (preEmphasis_Level3 - vs)) ? 0 : 1;
313}
314
315static inline int tegra_dp_is_max_pc(u32 pc)
316{
317 return (pc < postCursor2_Level3) ? 0 : 1;
318}
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800319
320/* the +10ms is the time for power rail going up from 10-90% or
321 90%-10% on powerdown */
322/* Time from power-rail is turned on and aux/12c-over-aux is available */
323#define EDP_PWR_ON_TO_AUX_TIME_MS (200+10)
324/* Time from power-rail is turned on and MainLink is available for LT */
325#define EDP_PWR_ON_TO_ML_TIME_MS (200+10)
326/* Time from turning off power to turn-it on again (does not include post
327 poweron time) */
328#define EDP_PWR_OFF_TO_ON_TIME_MS (500+10)
329
330struct tegra_dc_dp_data {
Jimmy Zhangbd5925a2014-03-10 12:42:05 -0700331 struct tegra_dc *dc;
Julius Werneredf6b572013-10-25 17:49:26 -0700332 struct tegra_dc_sor_data sor;
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800333 void *aux_base;
Jimmy Zhangbd5925a2014-03-10 12:42:05 -0700334 struct tegra_dc_dp_link_config link_cfg;
335 u8 revision;
336 int enabled;
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800337};
338
339
340/* DPCD definitions */
341/* you know, all the vendors pick their own set of defines.
342 * All of them.
343 * FIXME so we can use the ones in include/device/drm_dp_helper.h
344 */
345#define NV_DPCD_REV (0x00000000)
346#define NV_DPCD_REV_MAJOR_SHIFT (4)
347#define NV_DPCD_REV_MAJOR_MASK (0xf << 4)
348#define NV_DPCD_REV_MINOR_SHIFT (0)
349#define NV_DPCD_REV_MINOR_MASK (0xf)
350#define NV_DPCD_MAX_LINK_BANDWIDTH (0x00000001)
351#define NV_DPCD_MAX_LINK_BANDWIDTH_VAL_1_62_GPBS (0x00000006)
352#define NV_DPCD_MAX_LINK_BANDWIDTH_VAL_2_70_GPBS (0x0000000a)
353#define NV_DPCD_MAX_LINK_BANDWIDTH_VAL_5_40_GPBS (0x00000014)
354#define NV_DPCD_MAX_LANE_COUNT (0x00000002)
355#define NV_DPCD_MAX_LANE_COUNT_MASK (0x1f)
356#define NV_DPCD_MAX_LANE_COUNT_LANE_1 (0x00000001)
357#define NV_DPCD_MAX_LANE_COUNT_LANE_2 (0x00000002)
358#define NV_DPCD_MAX_LANE_COUNT_LANE_4 (0x00000004)
Neil Chen8c440a62014-09-23 17:41:59 +0800359#define NV_DPCD_MAX_LANE_COUNT_TPS3_SUPPORTED_YES (0x00000001 << 6)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800360#define NV_DPCD_MAX_LANE_COUNT_ENHANCED_FRAMING_NO (0x00000000 << 7)
361#define NV_DPCD_MAX_LANE_COUNT_ENHANCED_FRAMING_YES (0x00000001 << 7)
362#define NV_DPCD_MAX_DOWNSPREAD (0x00000003)
363#define NV_DPCD_MAX_DOWNSPREAD_VAL_NONE (0x00000000)
364#define NV_DPCD_MAX_DOWNSPREAD_VAL_0_5_PCT (0x00000001)
365#define NV_DPCD_MAX_DOWNSPREAD_NO_AUX_HANDSHAKE_LT_F (0x00000000 << 6)
366#define NV_DPCD_MAX_DOWNSPREAD_NO_AUX_HANDSHAKE_LT_T (0x00000001 << 6)
367#define NV_DPCD_EDP_CONFIG_CAP (0x0000000D)
368#define NV_DPCD_EDP_CONFIG_CAP_ASC_RESET_NO (0x00000000)
369#define NV_DPCD_EDP_CONFIG_CAP_ASC_RESET_YES (0x00000001)
370#define NV_DPCD_EDP_CONFIG_CAP_FRAMING_CHANGE_NO (0x00000000 << 1)
371#define NV_DPCD_EDP_CONFIG_CAP_FRAMING_CHANGE_YES (0x00000001 << 1)
Neil Chen8c440a62014-09-23 17:41:59 +0800372#define NV_DPCD_TRAINING_AUX_RD_INTERVAL (0x0000000E)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800373#define NV_DPCD_LINK_BANDWIDTH_SET (0x00000100)
374#define NV_DPCD_LANE_COUNT_SET (0x00000101)
375#define NV_DPCD_LANE_COUNT_SET_ENHANCEDFRAMING_F (0x00000000 << 7)
376#define NV_DPCD_LANE_COUNT_SET_ENHANCEDFRAMING_T (0x00000001 << 7)
377#define NV_DPCD_TRAINING_PATTERN_SET (0x00000102)
378#define NV_DPCD_TRAINING_PATTERN_SET_TPS_MASK 0x3
379#define NV_DPCD_TRAINING_PATTERN_SET_TPS_NONE (0x00000000)
380#define NV_DPCD_TRAINING_PATTERN_SET_TPS_TP1 (0x00000001)
381#define NV_DPCD_TRAINING_PATTERN_SET_TPS_TP2 (0x00000002)
382#define NV_DPCD_TRAINING_PATTERN_SET_TPS_TP3 (0x00000003)
383#define NV_DPCD_TRAINING_PATTERN_SET_SC_DISABLED_F (0x00000000 << 5)
384#define NV_DPCD_TRAINING_PATTERN_SET_SC_DISABLED_T (0x00000001 << 5)
385#define NV_DPCD_TRAINING_LANE0_SET (0x00000103)
386#define NV_DPCD_TRAINING_LANE1_SET (0x00000104)
387#define NV_DPCD_TRAINING_LANE2_SET (0x00000105)
388#define NV_DPCD_TRAINING_LANE3_SET (0x00000106)
389#define NV_DPCD_TRAINING_LANEX_SET_DC_SHIFT 0
390#define NV_DPCD_TRAINING_LANEX_SET_DC_MAX_REACHED_T (0x00000001 << 2)
Neil Chen8c440a62014-09-23 17:41:59 +0800391#define NV_DPCD_TRAINING_LANEX_SET_DC_MAX_REACHED_F (0x00000000 << 2)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800392#define NV_DPCD_TRAINING_LANEX_SET_PE_SHIFT 3
393#define NV_DPCD_TRAINING_LANEX_SET_PE_MAX_REACHED_T (0x00000001 << 5)
Neil Chen8c440a62014-09-23 17:41:59 +0800394#define NV_DPCD_TRAINING_LANEX_SET_PE_MAX_REACHED_F (0x00000000 << 5)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800395#define NV_DPCD_DOWNSPREAD_CTRL (0x00000107)
396#define NV_DPCD_DOWNSPREAD_CTRL_SPREAD_AMP_NONE (0x00000000 << 4)
397#define NV_DPCD_DOWNSPREAD_CTRL_SPREAD_AMP_LT_0_5 (0x00000001 << 4)
398#define NV_DPCD_MAIN_LINK_CHANNEL_CODING_SET (0x00000108)
399#define NV_DPCD_MAIN_LINK_CHANNEL_CODING_SET_ANSI_8B10B 1
400#define NV_DPCD_EDP_CONFIG_SET (0x0000010A)
401#define NV_DPCD_EDP_CONFIG_SET_ASC_RESET_DISABLE (0x00000000)
402#define NV_DPCD_EDP_CONFIG_SET_ASC_RESET_ENABLE (0x00000001)
403#define NV_DPCD_EDP_CONFIG_SET_FRAMING_CHANGE_DISABLE (0x00000000 << 1)
404#define NV_DPCD_EDP_CONFIG_SET_FRAMING_CHANGE_ENABLE (0x00000001 << 1)
405#define NV_DPCD_TRAINING_LANE0_1_SET2 (0x0000010F)
406#define NV_DPCD_TRAINING_LANE2_3_SET2 (0x00000110)
407#define NV_DPCD_LANEX_SET2_PC2_SHIFT 0
408#define NV_DPCD_LANEX_SET2_PC2_MAX_REACHED_T (0x00000001 << 2)
Neil Chen8c440a62014-09-23 17:41:59 +0800409#define NV_DPCD_LANEX_SET2_PC2_MAX_REACHED_F (0x00000000 << 2)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800410#define NV_DPCD_LANEXPLUS1_SET2_PC2_SHIFT 4
411#define NV_DPCD_LANEXPLUS1_SET2_PC2_MAX_REACHED_T (0x00000001 << 6)
Neil Chen8c440a62014-09-23 17:41:59 +0800412#define NV_DPCD_LANEXPLUS1_SET2_PC2_MAX_REACHED_F (0x00000000 << 6)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800413#define NV_DPCD_SINK_COUNT (0x00000200)
414#define NV_DPCD_DEVICE_SERVICE_IRQ_VECTOR (0x00000201)
415#define NV_DPCD_DEVICE_SERVICE_IRQ_VECTOR_AUTO_TEST_NO (0x00000000 << 1)
416#define NV_DPCD_DEVICE_SERVICE_IRQ_VECTOR_AUTO_TEST_YES (0x00000001 << 1)
417#define NV_DPCD_DEVICE_SERVICE_IRQ_VECTOR_CP_NO (0x00000000 << 2)
418#define NV_DPCD_DEVICE_SERVICE_IRQ_VECTOR_CP_YES (0x00000001 << 2)
419#define NV_DPCD_LANE0_1_STATUS (0x00000202)
420#define NV_DPCD_LANE2_3_STATUS (0x00000203)
421#define NV_DPCD_STATUS_LANEX_CR_DONE_SHIFT 0
422#define NV_DPCD_STATUS_LANEX_CR_DONE_NO (0x00000000)
423#define NV_DPCD_STATUS_LANEX_CR_DONE_YES (0x00000001)
424#define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_SHIFT 1
425#define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_NO (0x00000000 << 1)
426#define NV_DPCD_STATUS_LANEX_CHN_EQ_DONE_YES (0x00000001 << 1)
427#define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_SHFIT 2
428#define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_NO (0x00000000 << 2)
429#define NV_DPCD_STATUS_LANEX_SYMBOL_LOCKED_YES (0x00000001 << 2)
430#define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_SHIFT 4
431#define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_NO (0x00000000 << 4)
432#define NV_DPCD_STATUS_LANEXPLUS1_CR_DONE_YES (0x00000001 << 4)
433#define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_SHIFT 5
434#define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_NO (0x00000000 << 5)
435#define NV_DPCD_STATUS_LANEXPLUS1_CHN_EQ_DONE_YES (0x00000001 << 5)
436#define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_SHIFT 6
437#define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_NO (0x00000000 << 6)
438#define NV_DPCD_STATUS_LANEXPLUS1_SYMBOL_LOCKED_YES (0x00000001 << 6)
439#define NV_DPCD_LANE_ALIGN_STATUS_UPDATED (0x00000204)
440#define NV_DPCD_LANE_ALIGN_STATUS_UPDATED_DONE_NO (0x00000000)
441#define NV_DPCD_LANE_ALIGN_STATUS_UPDATED_DONE_YES (0x00000001)
Jimmy Zhangfff922b2015-01-06 15:08:54 -0800442#define NV_DPCD_SINK_STATUS (0x00000205)
443#define NV_DPCD_SINK_STATUS_PORT0_IN_SYNC (0x1 << 0)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800444#define NV_DPCD_LANE0_1_ADJUST_REQ (0x00000206)
445#define NV_DPCD_LANE2_3_ADJUST_REQ (0x00000207)
446#define NV_DPCD_ADJUST_REQ_LANEX_DC_SHIFT 0
447#define NV_DPCD_ADJUST_REQ_LANEX_DC_MASK 0x3
448#define NV_DPCD_ADJUST_REQ_LANEX_PE_SHIFT 2
449#define NV_DPCD_ADJUST_REQ_LANEX_PE_MASK (0x3 << 2)
450#define NV_DPCD_ADJUST_REQ_LANEXPLUS1_DC_SHIFT 4
451#define NV_DPCD_ADJUST_REQ_LANEXPLUS1_DC_MASK (0x3 << 4)
452#define NV_DPCD_ADJUST_REQ_LANEXPLUS1_PE_SHIFT 6
453#define NV_DPCD_ADJUST_REQ_LANEXPLUS1_PE_MASK (0x3 << 6)
454#define NV_DPCD_ADJUST_REQ_POST_CURSOR2 (0x0000020C)
455#define NV_DPCD_ADJUST_REQ_POST_CURSOR2_LANE_MASK 0x3
456#define NV_DPCD_ADJUST_REQ_POST_CURSOR2_LANE_SHIFT(i) (i*2)
457#define NV_DPCD_TEST_REQUEST (0x00000218)
458#define NV_DPCD_SOURCE_IEEE_OUI (0x00000300)
459#define NV_DPCD_SINK_IEEE_OUI (0x00000400)
460#define NV_DPCD_BRANCH_IEEE_OUI (0x00000500)
461#define NV_DPCD_SET_POWER (0x00000600)
462#define NV_DPCD_SET_POWER_VAL_RESERVED (0x00000000)
463#define NV_DPCD_SET_POWER_VAL_D0_NORMAL (0x00000001)
464#define NV_DPCD_SET_POWER_VAL_D3_PWRDWN (0x00000002)
465#define NV_DPCD_HDCP_BKSV_OFFSET (0x00068000)
466#define NV_DPCD_HDCP_RPRIME_OFFSET (0x00068005)
467#define NV_DPCD_HDCP_AKSV_OFFSET (0x00068007)
468#define NV_DPCD_HDCP_AN_OFFSET (0x0006800C)
469#define NV_DPCD_HDCP_VPRIME_OFFSET (0x00068014)
470#define NV_DPCD_HDCP_BCAPS_OFFSET (0x00068028)
471#define NV_DPCD_HDCP_BSTATUS_OFFSET (0x00068029)
472#define NV_DPCD_HDCP_BINFO_OFFSET (0x0006802A)
473#define NV_DPCD_HDCP_KSV_FIFO_OFFSET (0x0006802C)
474#define NV_DPCD_HDCP_AINFO_OFFSET (0x0006803B)
Hung-Te Lin2fc3b622013-10-21 21:43:03 +0800475#endif /* __SOC_NVIDIA_TEGRA_DISPLAYPORT_H__ */