blob: e6a344e7383cd98210c37882be34c4ba32ea255f [file] [log] [blame]
Arthur Heymansc6ff1ac2019-01-11 16:06:19 +01001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Damien Zammit <damien@zamaudio.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16/* Platform has no romstage entry point under mainboard directory,
17 * so this one is named with prefix mainboard.
18 */
19
Kyösti Mälkkibdaec072019-03-02 23:18:29 +020020#include <arch/io.h>
Arthur Heymansc6ff1ac2019-01-11 16:06:19 +010021#include <timestamp.h>
22#include <console/console.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020023#include <device/pci_ops.h>
Arthur Heymansc6ff1ac2019-01-11 16:06:19 +010024#include <cbmem.h>
Elyes HAOUAS74aa99a2019-03-16 08:40:06 +010025#include <halt.h>
Arthur Heymansc6ff1ac2019-01-11 16:06:19 +010026#include <romstage_handoff.h>
27#include <southbridge/intel/i82801gx/i82801gx.h>
28#include <southbridge/intel/common/gpio.h>
29#include <cpu/intel/romstage.h>
30#include <cpu/x86/bist.h>
31#include <cpu/x86/lapic.h>
32#include "raminit.h"
33#include "pineview.h"
34
35static void rcba_config(void)
36{
37 /* Set up virtual channel 0 */
38 RCBA32(0x0014) = 0x80000001;
39 RCBA32(0x001c) = 0x03128010;
40
41 /* Enable IOAPIC */
42 RCBA8(OIC) = 0x03;
43}
44
45__weak void mb_pirq_setup(void)
46{
47}
48
49#define LPC_DEV PCI_DEV(0x0, 0x1f, 0x0)
50
51void mainboard_romstage_entry(unsigned long bist)
52{
53 u8 spd_addrmap[4] = {};
54 int boot_path, cbmem_was_initted;
55 int s3resume = 0;
56
57 if (bist == 0)
58 enable_lapic();
59
60 /* Disable watchdog timer */
61 RCBA32(GCS) = RCBA32(GCS) | 0x20;
62
63 /* Enable GPIOs */
64 pci_write_config32(LPC_DEV, GPIO_BASE, DEFAULT_GPIOBASE | 1);
65 pci_write_config8(LPC_DEV, GPIO_CNTL, 0x10);
66
67 setup_pch_gpios(&mainboard_gpio_map);
68
69 mb_enable_lpc(); // nm10_enable_lpc
70
71 /* Initialize console device(s) */
72 console_init();
73
74 /* Halt if there was a built in self test failure */
75 report_bist_failure(bist);
76
77 enable_smbus();
78
79 /* Perform some early chipset initialization required
80 * before RAM initialization can work
81 */
82 pineview_early_initialization();
83
84 post_code(0x30);
85
86 s3resume = southbridge_detect_s3_resume();
87
88 if (s3resume) {
89 boot_path = BOOT_PATH_RESUME;
90 } else {
91 if (MCHBAR32(0xf14) & (1 << 8)) /* HOT RESET */
92 boot_path = BOOT_PATH_RESET;
93 else
94 boot_path = BOOT_PATH_NORMAL;
95 }
96
97 get_mb_spd_addrmap(&spd_addrmap[0]);
98
99 printk(BIOS_DEBUG, "Initializing memory\n");
100 timestamp_add_now(TS_BEFORE_INITRAM);
101 sdram_initialize(boot_path, spd_addrmap);
102 timestamp_add_now(TS_AFTER_INITRAM);
103 printk(BIOS_DEBUG, "Memory initialized\n");
104
105 post_code(0x31);
106
Arthur Heymansc6ff1ac2019-01-11 16:06:19 +0100107 mb_pirq_setup();
108
109 rcba_config();
110
111 cbmem_was_initted = !cbmem_recovery(s3resume);
112
113 if (!cbmem_was_initted && s3resume) {
114 /* Failed S3 resume, reset to come up cleanly */
115 outb(0x6, 0xcf9);
116 halt();
117 }
118
119 romstage_handoff_init(s3resume);
120}