blob: c256484034b7055a84208c822e068d689b4b1aa7 [file] [log] [blame]
Arthur Heymans7f449292020-10-22 14:03:46 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2
Arthur Heymans14102242020-10-22 14:13:14 +02003#include <arch/romstage.h>
4#include <cbmem.h>
5#include <console/console.h>
Arthur Heymans7f449292020-10-22 14:03:46 +02006#include <device/pci_ops.h>
7#include <cpu/x86/smm.h>
Arthur Heymansc6606002020-10-19 16:36:30 +02008#include <soc/soc_util.h>
Arthur Heymans7f449292020-10-22 14:03:46 +02009#include <soc/pci_devs.h>
Arthur Heymansc6606002020-10-19 16:36:30 +020010#include <soc/util.h>
11#include <security/intel/txt/txt_platform.h>
Arthur Heymans7f449292020-10-22 14:03:46 +020012
13void smm_region(uintptr_t *start, size_t *size)
14{
15 uintptr_t tseg_base = pci_read_config32(VTD_DEV(0), VTD_TSEG_BASE_CSR);
16 uintptr_t tseg_limit = pci_read_config32(VTD_DEV(0), VTD_TSEG_LIMIT_CSR);
17
18 tseg_base = ALIGN_DOWN(tseg_base, 1 * MiB);
19 tseg_limit = ALIGN_DOWN(tseg_limit, 1 * MiB);
20 /* Only the upper [31:20] bits of an address are checked against
21 * VTD_TSEG_LIMIT_CSR[31:20] which must be below or equal, so this
22 * effectively means +1MiB for the limit.
23 */
24 tseg_limit += 1 * MiB;
25
26 *start = tseg_base;
27 *size = tseg_limit - tseg_base;
28}
Arthur Heymans14102242020-10-22 14:13:14 +020029
30void fill_postcar_frame(struct postcar_frame *pcf)
31{
Arthur Heymans129ed0a2020-12-08 13:21:49 +010032 const uintptr_t top_of_ram = (uintptr_t)cbmem_top();
33 uintptr_t cbmem_base;
34 size_t cbmem_size;
Arthur Heymans14102242020-10-22 14:13:14 +020035
Arthur Heymans129ed0a2020-12-08 13:21:49 +010036 /* Try account for the CBMEM region currently used and for future use */
37 cbmem_get_region((void **)&cbmem_base, &cbmem_size);
Arthur Heymans14102242020-10-22 14:13:14 +020038 printk(BIOS_DEBUG, "top_of_ram = 0x%lx\n", top_of_ram);
Paul Menzela1aca1e2021-11-09 08:24:26 +010039 printk(BIOS_DEBUG, "cbmem base_ptr: 0x%lx, size: 0x%zx\n", cbmem_base, cbmem_size);
Arthur Heymans129ed0a2020-12-08 13:21:49 +010040 /* Assume 4MiB will be enough for future cbmem objects (FSP-S, ramstage, ...) */
41 cbmem_base -= 4 * MiB;
42 cbmem_base = ALIGN_DOWN(cbmem_base, 4 * MiB);
43
44 /* Align the top to make sure we don't use too many MTRR's */
45 cbmem_size = ALIGN_UP(top_of_ram - cbmem_base, 4 * MiB);
46
47 postcar_frame_add_mtrr(pcf, cbmem_base, cbmem_size, MTRR_TYPE_WRBACK);
Arthur Heymans14102242020-10-22 14:13:14 +020048 /* Cache the TSEG region */
49 if (CONFIG(TSEG_STAGE_CACHE))
50 postcar_enable_tseg_cache(pcf);
51}
Arthur Heymansc6606002020-10-19 16:36:30 +020052
53#if !defined(__SIMPLE_DEVICE__)
54union dpr_register txt_get_chipset_dpr(void)
55{
56 const IIO_UDS *hob = get_iio_uds();
57 union dpr_register dpr;
58 struct device *dev = VTD_DEV(0);
59
60 dpr.raw = 0;
61
Elyes Haouasf1ba7d62022-09-13 10:03:44 +020062 if (!dev) {
Arthur Heymansc6606002020-10-19 16:36:30 +020063 printk(BIOS_ERR, "BUS 0: Unable to find VTD PCI dev");
64 return dpr;
65 }
66
67 dpr.raw = pci_read_config32(dev, VTD_LTDPR);
68
69 /* Compare the LTDPR register on all iio stacks */
70 for (int socket = 0; socket < hob->PlatformData.numofIIO; ++socket) {
71 for (int stack = 0; stack < MAX_IIO_STACK; ++stack) {
72 const STACK_RES *ri =
73 &hob->PlatformData.IIO_resource[socket].StackRes[stack];
74 if (!is_iio_stack_res(ri))
75 continue;
76 uint8_t bus = ri->BusBase;
77 dev = VTD_DEV(bus);
78
Elyes Haouasf1ba7d62022-09-13 10:03:44 +020079 if (!dev) {
Arthur Heymansc6606002020-10-19 16:36:30 +020080 printk(BIOS_ERR, "BUS %x: Unable to find VTD PCI dev\n", bus);
81 dpr.raw = 0;
82 return dpr;
83 }
84
85 union dpr_register test_dpr = { .raw = pci_read_config32(dev, VTD_LTDPR) };
86 if (dpr.raw != test_dpr.raw) {
87 printk(BIOS_ERR, "LTDPR not the same on all IIO's");
88 dpr.raw = 0;
89 return dpr;
90 }
91 }
92 }
93 return dpr;
94}
95#endif