blob: 0e764cd18bdcccc2dceed6df991a518ca20a09dd [file] [log] [blame]
Lee Leahy0946ec32015-04-20 15:24:54 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2014-2015 Intel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
Lee Leahy40c05432015-05-27 17:25:47 -070017 * Foundation, Inc.
Lee Leahy0946ec32015-04-20 15:24:54 -070018 */
19
20#include <cbmem.h>
21#include <console/console.h>
22#include <fsp_util.h>
23#include <lib.h> /* hexdump */
24#include <reset.h>
25#include <soc/intel/common/memmap.h>
26#include <soc/pei_data.h>
27#include <soc/romstage.h>
28#include <string.h>
29#include <timestamp.h>
30
31void raminit(struct romstage_params *params)
32{
33 const EFI_GUID bootldr_tolum_guid = FSP_BOOTLOADER_TOLUM_HOB_GUID;
34 EFI_HOB_RESOURCE_DESCRIPTOR *cbmem_root;
35 FSP_INFO_HEADER *fsp_header;
36 EFI_HOB_RESOURCE_DESCRIPTOR *fsp_memory;
37 FSP_MEMORY_INIT fsp_memory_init;
38 FSP_MEMORY_INIT_PARAMS fsp_memory_init_params;
39 const EFI_GUID fsp_reserved_guid =
40 FSP_RESERVED_MEMORY_RESOURCE_HOB_GUID;
41 void *fsp_reserved_memory_area;
42 FSP_INIT_RT_COMMON_BUFFER fsp_rt_common_buffer;
43 void *hob_list_ptr;
44 FSP_SMBIOS_MEMORY_INFO *memory_info_hob;
45 const EFI_GUID memory_info_hob_guid = FSP_SMBIOS_MEMORY_INFO_GUID;
46 MEMORY_INIT_UPD memory_init_params;
47 const EFI_GUID mrc_guid = FSP_NON_VOLATILE_STORAGE_HOB_GUID;
48 u32 *mrc_hob;
49 u32 fsp_reserved_bytes;
50 MEMORY_INIT_UPD *original_params;
51 struct pei_data *pei_ptr;
52 EFI_STATUS status;
53 VPD_DATA_REGION *vpd_ptr;
54 UPD_DATA_REGION *upd_ptr;
55 int fsp_verification_failure = 0;
56#if IS_ENABLED(CONFIG_DISPLAY_HOBS)
57 unsigned long int data;
58 EFI_PEI_HOB_POINTERS hob_ptr;
59#endif
60
61 /*
62 * Find and copy the UPD region to the stack so the platform can modify
63 * the settings if needed. Modifications to the UPD buffer are done in
64 * the platform callback code. The platform callback code is also
65 * responsible for assigning the UpdDataRngPtr to this buffer if any
66 * updates are made. The default state is to leave the UpdDataRngPtr
67 * set to NULL. This indicates that the FSP code will use the UPD
68 * region in the FSP binary.
69 */
70 post_code(0x34);
71 fsp_header = params->chipset_context;
72 vpd_ptr = (VPD_DATA_REGION *)(fsp_header->CfgRegionOffset +
73 fsp_header->ImageBase);
74 printk(BIOS_DEBUG, "VPD Data: 0x%p\n", vpd_ptr);
75 upd_ptr = (UPD_DATA_REGION *)(vpd_ptr->PcdUpdRegionOffset +
76 fsp_header->ImageBase);
77 printk(BIOS_DEBUG, "UPD Data: 0x%p\n", upd_ptr);
78 original_params = (void *)((u8 *)upd_ptr +
79 upd_ptr->MemoryInitUpdOffset);
80 memcpy(&memory_init_params, original_params,
81 sizeof(memory_init_params));
82
83 /* Zero fill RT Buffer data and start populating fields. */
84 memset(&fsp_rt_common_buffer, 0, sizeof(fsp_rt_common_buffer));
85 pei_ptr = params->pei_data;
86 if (pei_ptr->boot_mode == SLEEP_STATE_S3) {
87 fsp_rt_common_buffer.BootMode = BOOT_ON_S3_RESUME;
88 } else if (pei_ptr->saved_data != NULL) {
89 fsp_rt_common_buffer.BootMode =
90 BOOT_ASSUMING_NO_CONFIGURATION_CHANGES;
91 } else {
92 fsp_rt_common_buffer.BootMode = BOOT_WITH_FULL_CONFIGURATION;
93 }
94 fsp_rt_common_buffer.UpdDataRgnPtr = &memory_init_params;
95 fsp_rt_common_buffer.BootLoaderTolumSize = cbmem_overhead_size();
96
97 /* Get any board specific changes */
98 fsp_memory_init_params.NvsBufferPtr = (void *)pei_ptr->saved_data;
99 fsp_memory_init_params.RtBufferPtr = &fsp_rt_common_buffer;
100 fsp_memory_init_params.HobListPtr = &hob_list_ptr;
101
102 /* Update the UPD data */
103 soc_memory_init_params(&memory_init_params);
104 mainboard_memory_init_params(params, &memory_init_params);
105 post_code(0x36);
106
107 /* Display the UPD data */
108 if (IS_ENABLED(CONFIG_DISPLAY_UPD_DATA))
109 soc_display_memory_init_params(original_params,
110 &memory_init_params);
111
112 /* Call FspMemoryInit to initialize RAM */
113 fsp_memory_init = (FSP_MEMORY_INIT)(fsp_header->ImageBase
114 + fsp_header->FspMemoryInitEntryOffset);
115 printk(BIOS_DEBUG, "Calling FspMemoryInit: 0x%p\n", fsp_memory_init);
116 printk(BIOS_SPEW, " 0x%p: NvsBufferPtr\n",
117 fsp_memory_init_params.NvsBufferPtr);
118 printk(BIOS_SPEW, " 0x%p: RtBufferPtr\n",
119 fsp_memory_init_params.RtBufferPtr);
120 printk(BIOS_SPEW, " 0x%p: HobListPtr\n",
121 fsp_memory_init_params.HobListPtr);
122
123 timestamp_add_now(TS_FSP_MEMORY_INIT_START);
124 status = fsp_memory_init(&fsp_memory_init_params);
125 post_code(0x37);
126 timestamp_add_now(TS_FSP_MEMORY_INIT_END);
127
128 printk(BIOS_DEBUG, "FspMemoryInit returned 0x%08x\n", status);
129 if (status != EFI_SUCCESS)
130 die("ERROR - FspMemoryInit failed to initialize memory!\n");
131
132 /* Locate the FSP reserved memory area */
133 fsp_reserved_bytes = 0;
134 fsp_memory = get_next_resource_hob(&fsp_reserved_guid, hob_list_ptr);
135 if (fsp_memory == NULL) {
136 fsp_verification_failure = 1;
137 printk(BIOS_DEBUG,
138 "7.2: FSP_RESERVED_MEMORY_RESOURCE_HOB missing!\n");
139 } else {
140 fsp_reserved_bytes = fsp_memory->ResourceLength;
141 printk(BIOS_DEBUG, "Reserving 0x%016lx bytes for FSP\n",
142 (unsigned long int)fsp_reserved_bytes);
143 }
144
145 /* Display SMM area */
146#if IS_ENABLED(CONFIG_HAVE_SMI_HANDLER)
147 char *smm_base;
148 size_t smm_size;
149
150 smm_region((void **)&smm_base, &smm_size);
151 printk(BIOS_DEBUG, "0x%08x: smm_size\n", (unsigned int)smm_size);
152 printk(BIOS_DEBUG, "0x%p: smm_base\n", smm_base);
153#endif
154
155 /* Migrate CAR data */
156 printk(BIOS_DEBUG, "0x%08x: CONFIG_CHIPSET_RESERVED_MEM_BYTES\n",
157 CONFIG_CHIPSET_RESERVED_MEM_BYTES);
158 printk(BIOS_DEBUG, "0x%p: cbmem_top\n", cbmem_top());
159 if (pei_ptr->boot_mode != SLEEP_STATE_S3) {
160 cbmem_initialize_empty_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
161 fsp_reserved_bytes);
162 } else if (cbmem_initialize_id_size(CBMEM_ID_FSP_RESERVED_MEMORY,
163 fsp_reserved_bytes)) {
164#if IS_ENABLED(CONFIG_HAVE_ACPI_RESUME)
165 printk(BIOS_DEBUG, "Failed to recover CBMEM in S3 resume.\n");
166 /* Failed S3 resume, reset to come up cleanly */
167 hard_reset();
168#endif
169 }
170
171 /* Save the FSP runtime parameters. */
172 fsp_set_runtime(params->chipset_context, hob_list_ptr);
173
174 /* Lookup the FSP_BOOTLOADER_TOLUM_HOB */
175 cbmem_root = get_next_resource_hob(&bootldr_tolum_guid, hob_list_ptr);
176 if (cbmem_root == NULL) {
177 fsp_verification_failure = 1;
178 printk(BIOS_ERR, "7.4: FSP_BOOTLOADER_TOLUM_HOB missing!\n");
179 printk(BIOS_ERR, "BootLoaderTolumSize: 0x%08x bytes\n",
180 fsp_rt_common_buffer.BootLoaderTolumSize);
181 }
182
183 /* Locate the FSP_SMBIOS_MEMORY_INFO HOB */
184 memory_info_hob = get_next_guid_hob(&memory_info_hob_guid,
185 hob_list_ptr);
186 if (NULL == memory_info_hob) {
187 printk(BIOS_ERR, "FSP_SMBIOS_MEMORY_INFO HOB missing!\n");
188 fsp_verification_failure = 1;
189 } else {
190 printk(BIOS_DEBUG,
191 "FSP_SMBIOS_MEMORY_INFO HOB: 0x%p\n",
192 memory_info_hob);
193 }
194
195#if IS_ENABLED(CONFIG_DISPLAY_HOBS)
196 if (hob_list_ptr == NULL)
197 die("ERROR - HOB pointer is NULL!\n");
198
199 /*
200 * Verify that FSP is generating the required HOBs:
201 * 7.1: FSP_BOOTLOADER_TEMP_MEMORY_HOB only produced for FSP 1.0
202 * 7.2: FSP_RESERVED_MEMORY_RESOURCE_HOB verified above
203 * 7.3: FSP_NON_VOLATILE_STORAGE_HOB verified below
204 * 7.4: FSP_BOOTLOADER_TOLUM_HOB verified above
205 * 7.5: EFI_PEI_GRAPHICS_INFO_HOB produced by SiliconInit
206 * FSP_SMBIOS_MEMORY_INFO HOB verified above
207 */
208 if (NULL != cbmem_root) {
209 printk(BIOS_DEBUG,
210 "7.4: FSP_BOOTLOADER_TOLUM_HOB: 0x%p\n",
211 cbmem_root);
212 data = cbmem_root->PhysicalStart;
213 printk(BIOS_DEBUG, " 0x%016lx: PhysicalStart\n", data);
214 data = cbmem_root->ResourceLength;
215 printk(BIOS_DEBUG, " 0x%016lx: ResourceLength\n", data);
216 }
217 hob_ptr.Raw = get_next_guid_hob(&mrc_guid, hob_list_ptr);
218 if (NULL == hob_ptr.Raw) {
219 printk(BIOS_ERR, "7.3: FSP_NON_VOLATILE_STORAGE_HOB missing!\n");
220 fsp_verification_failure =
221 (params->pei_data->saved_data == NULL) ? 1 : 0;
222 } else {
223 printk(BIOS_DEBUG,
224 "7.3: FSP_NON_VOLATILE_STORAGE_HOB: 0x%p\n",
225 hob_ptr.Raw);
226 }
227 if (fsp_memory != NULL) {
228 printk(BIOS_DEBUG,
229 "7.2: FSP_RESERVED_MEMORY_RESOURCE_HOB: 0x%p\n",
230 fsp_memory);
231 data = fsp_memory->PhysicalStart;
232 printk(BIOS_DEBUG, " 0x%016lx: PhysicalStart\n", data);
233 data = fsp_memory->ResourceLength;
234 printk(BIOS_DEBUG, " 0x%016lx: ResourceLength\n", data);
235 }
236
237 /* Verify all the HOBs are present */
238 if (fsp_verification_failure)
239 printk(BIOS_DEBUG,
240 "ERROR - Missing one or more required FSP HOBs!\n");
241
242 /* Display the HOBs */
243 print_hob_type_structure(0, hob_list_ptr);
244#endif
245
246 /* Get the address of the CBMEM region for the FSP reserved memory */
247 fsp_reserved_memory_area = cbmem_find(CBMEM_ID_FSP_RESERVED_MEMORY);
248 printk(BIOS_DEBUG, "0x%p: fsp_reserved_memory_area\n",
249 fsp_reserved_memory_area);
250
251 /* Verify the order of CBMEM root and FSP memory */
252 if ((fsp_memory != NULL) && (cbmem_root != NULL) &&
253 (cbmem_root->PhysicalStart <= fsp_memory->PhysicalStart)) {
254 fsp_verification_failure = 1;
255 printk(BIOS_DEBUG,
256 "ERROR - FSP reserved memory above CBMEM root!\n");
257 }
258
259 /* Verify that the FSP memory was properly reserved */
260 if ((fsp_memory != NULL) && ((fsp_reserved_memory_area == NULL) ||
261 (fsp_memory->PhysicalStart !=
262 (unsigned int)fsp_reserved_memory_area))) {
263 fsp_verification_failure = 1;
264 printk(BIOS_DEBUG, "ERROR - Reserving FSP memory area!\n");
265#if IS_ENABLED(CONFIG_HAVE_SMI_HANDLER)
266 if (cbmem_root != NULL) {
267 size_t delta_bytes = (unsigned int)smm_base
268 - cbmem_root->PhysicalStart
269 - cbmem_root->ResourceLength;
270 printk(BIOS_DEBUG,
271 "0x%08x: CONFIG_CHIPSET_RESERVED_MEM_BYTES\n",
272 CONFIG_CHIPSET_RESERVED_MEM_BYTES);
273 printk(BIOS_DEBUG,
274 "0x%08x: Chipset reserved bytes reported by FSP\n",
275 (unsigned int)delta_bytes);
276 die("Please verify the chipset reserved size\n");
277 }
278#endif
279 }
280
281 /* Verify the FSP 1.1 HOB interface */
282 if (fsp_verification_failure)
283 die("ERROR - Coreboot's requirements not met by FSP binary!\n");
284
285 /* Display the memory configuration */
286 report_memory_config();
287
288 /* Locate the memory configuration data to speed up the next reboot */
289 mrc_hob = get_next_guid_hob(&mrc_guid, hob_list_ptr);
290 if (mrc_hob == NULL)
291 printk(BIOS_DEBUG,
292 "Memory Configuration Data Hob not present\n");
293 else {
294 pei_ptr->data_to_save = GET_GUID_HOB_DATA(mrc_hob);
295 pei_ptr->data_to_save_size = ALIGN(
296 ((u32)GET_HOB_LENGTH(mrc_hob)), 16);
297 }
298}
299
300/* Initialize the UPD parameters for MemoryInit */
301__attribute__((weak)) void mainboard_memory_init_params(
302 struct romstage_params *params,
303 MEMORY_INIT_UPD *upd_ptr)
304{
305 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
306}
307
308/* Display the UPD parameters for MemoryInit */
309__attribute__((weak)) void soc_display_memory_init_params(
310 const MEMORY_INIT_UPD *old, MEMORY_INIT_UPD *new)
311{
312 printk(BIOS_SPEW, "UPD values for MemoryInit:\n");
313 hexdump32(BIOS_SPEW, new, sizeof(*new));
314}
315
316/* Initialize the UPD parameters for MemoryInit */
317__attribute__((weak)) void soc_memory_init_params(MEMORY_INIT_UPD *params)
318{
319 printk(BIOS_DEBUG, "WEAK: %s/%s called\n", __FILE__, __func__);
320}